📄 gate_control.tan.qmsg
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "SW2 " "Info: Assuming node \"SW2\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 14 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "SW2" } } } } } 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "f100hz " "Info: Assuming node \"f100hz\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 15 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "f100hz" } } } } } 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "SW1 " "Info: Assuming node \"SW1\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 14 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "SW1" } } } } } 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "f10hz " "Info: Assuming node \"f10hz\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 15 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "f10hz" } } } } } 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "f1hz " "Info: Assuming node \"f1hz\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 15 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "f1hz" } } } } } 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "SW0 " "Info: Assuming node \"SW0\" is an undefined clock" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 14 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "SW0" } } } } } 0} } { } 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "4 " "Warning: Found 4 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_GATED_CLK" "fref~106 " "Info: Detected gated clock \"fref~106\" as buffer" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "fref~106" } } } } } 0} { "Info" "ITAN_GATED_CLK" "always0~10sexp " "Info: Detected gated clock \"always0~10sexp\" as buffer" { } { { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "always0~10sexp" } } } } } 0} { "Info" "ITAN_GATED_CLK" "fref~94 " "Info: Detected gated clock \"fref~94\" as buffer" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "fref~94" } } } } } 0} { "Info" "ITAN_GATED_CLK" "fref~100 " "Info: Detected gated clock \"fref~100\" as buffer" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "fref~100" } } } } } 0} } { } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "SW2 register wire_1 register wire_2 48.54 MHz 20.6 ns Internal " "Info: Clock \"SW2\" has Internal fmax of 48.54 MHz between source register \"wire_1\" and destination register \"wire_2\" (period= 20.6 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.600 ns + Longest register register " "Info: + Longest register to register delay is 3.600 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns wire_1 1 REG LC5 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC5; Fanout = 4; REG Node = 'wire_1'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { wire_1 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 58 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(2.600 ns) 3.600 ns wire_2 2 REG LC6 2 " "Info: 2: + IC(1.000 ns) + CELL(2.600 ns) = 3.600 ns; Loc. = LC6; Fanout = 2; REG Node = 'wire_2'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "3.600 ns" { wire_1 wire_2 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 63 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.600 ns 72.22 % " "Info: Total cell delay = 2.600 ns ( 72.22 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns 27.78 % " "Info: Total interconnect delay = 1.000 ns ( 27.78 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "3.600 ns" { wire_1 wire_2 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "3.600 ns" { wire_1 wire_2 } { 0.000ns 1.000ns } { 0.000ns 2.600ns } } } } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-4.600 ns - Smallest " "Info: - Smallest clock skew is -4.600 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SW2 destination 8.500 ns + Shortest register " "Info: + Shortest clock path from clock \"SW2\" to destination register is 8.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.200 ns) 0.200 ns SW2 1 CLK PIN_28 17 " "Info: 1: + IC(0.000 ns) + CELL(0.200 ns) = 0.200 ns; Loc. = PIN_28; Fanout = 17; CLK Node = 'SW2'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { SW2 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 14 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.600 ns) 4.800 ns fref~106 2 COMB LOOP LC4 4 " "Info: 2: + IC(0.000 ns) + CELL(4.600 ns) = 4.800 ns; Loc. = LC4; Fanout = 4; COMB LOOP Node = 'fref~106'" { { "Info" "ITDB_PART_OF_SCC" "fref~106 LC4 " "Info: Loc. = LC4; Node \"fref~106\"" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { fref~106 } "NODE_NAME" } "" } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { fref~106 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "4.600 ns" { SW2 fref~106 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(2.700 ns) 8.500 ns wire_2 3 REG LC6 2 " "Info: 3: + IC(1.000 ns) + CELL(2.700 ns) = 8.500 ns; Loc. = LC6; Fanout = 2; REG Node = 'wire_2'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "3.700 ns" { fref~106 wire_2 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 63 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.500 ns 88.24 % " "Info: Total cell delay = 7.500 ns ( 88.24 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns 11.76 % " "Info: Total interconnect delay = 1.000 ns ( 11.76 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "8.500 ns" { SW2 fref~106 wire_2 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "8.500 ns" { SW2 SW2~out fref~106 wire_2 } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 4.600ns 2.700ns } } } } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SW2 source 13.100 ns - Longest register " "Info: - Longest clock path from clock \"SW2\" to source register is 13.100 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.200 ns) 0.200 ns SW2 1 CLK PIN_28 17 " "Info: 1: + IC(0.000 ns) + CELL(0.200 ns) = 0.200 ns; Loc. = PIN_28; Fanout = 17; CLK Node = 'SW2'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { SW2 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 14 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.600 ns) 4.800 ns fref~94 2 COMB LC8 3 " "Info: 2: + IC(1.000 ns) + CELL(3.600 ns) = 4.800 ns; Loc. = LC8; Fanout = 3; COMB Node = 'fref~94'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "4.600 ns" { SW2 fref~94 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.600 ns) 9.400 ns fref~106 3 COMB LOOP LC4 4 " "Info: 3: + IC(0.000 ns) + CELL(4.600 ns) = 9.400 ns; Loc. = LC4; Fanout = 4; COMB LOOP Node = 'fref~106'" { { "Info" "ITDB_PART_OF_SCC" "fref~106 LC4 " "Info: Loc. = LC4; Node \"fref~106\"" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { fref~106 } "NODE_NAME" } "" } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "" { fref~106 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "4.600 ns" { fref~94 fref~106 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 36 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(2.700 ns) 13.100 ns wire_1 4 REG LC5 4 " "Info: 4: + IC(1.000 ns) + CELL(2.700 ns) = 13.100 ns; Loc. = LC5; Fanout = 4; REG Node = 'wire_1'" { } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "3.700 ns" { fref~106 wire_1 } "NODE_NAME" } "" } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 58 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.100 ns 84.73 % " "Info: Total cell delay = 11.100 ns ( 84.73 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 15.27 % " "Info: Total interconnect delay = 2.000 ns ( 15.27 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "13.100 ns" { SW2 fref~94 fref~106 wire_1 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "13.100 ns" { SW2 SW2~out fref~94 fref~106 wire_1 } { 0.000ns 0.000ns 1.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 3.600ns 4.600ns 2.700ns } } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "8.500 ns" { SW2 fref~106 wire_2 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "8.500 ns" { SW2 SW2~out fref~106 wire_2 } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 4.600ns 2.700ns } } } { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "13.100 ns" { SW2 fref~94 fref~106 wire_1 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "13.100 ns" { SW2 SW2~out fref~94 fref~106 wire_1 } { 0.000ns 0.000ns 1.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 3.600ns 4.600ns 2.700ns } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.300 ns + " "Info: + Micro clock to output delay of source is 1.300 ns" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 58 -1 0 } } } 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.800 ns + " "Info: + Micro setup delay of destination is 0.800 ns" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 63 -1 0 } } } 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50, fmax is divided by two" { } { { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 58 -1 0 } } { "gate_control.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/gate_control.v" 63 -1 0 } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "3.600 ns" { wire_1 wire_2 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "3.600 ns" { wire_1 wire_2 } { 0.000ns 1.000ns } { 0.000ns 2.600ns } } } { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "8.500 ns" { SW2 fref~106 wire_2 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "8.500 ns" { SW2 SW2~out fref~106 wire_2 } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 4.600ns 2.700ns } } } { "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control_cmp.qrpt" Compiler "gate_control" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/db/gate_control.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/cymometer/gate_control/" "" "13.100 ns" { SW2 fref~94 fref~106 wire_1 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "13.100 ns" { SW2 SW2~out fref~94 fref~106 wire_1 } { 0.000ns 0.000ns 1.000ns 0.000ns 1.000ns } { 0.000ns 0.200ns 3.600ns 4.600ns 2.700ns } } } } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -