⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fdwt_all.ssf.rpt

📁 這是一個二維的上提式9/7離散小波的Verilog的源碼,此為Encoder
💻 RPT
字号:
FDWT_ALL - Quartus II Simulation Report File
-------------------------------------------------------------------------------

+---------------------------------------------------------------------------------------------+
|Report Information                                                                           |
+------------------+--------------------------------------------------------------------------+
|Project           |F:\Program_Back\Verilog\DWT\OK_PC\97_2D_1Level\FPGA\db\FDWT_ALL.quartus_db|
|Simulator Settings|FDWT_ALL                                                                  |
|Quartus II Version|2.0 Build 188 01/22/2002                                                  |
+------------------+--------------------------------------------------------------------------+

Table of Contents
    Simulator Report
        Legal Notice
        Project Settings
            General Settings
        Results for "FDWT_ALL" Simulator Settings
            Summary
            Simulator Settings
            Simulation Waveforms
            Logical Memories
                |FDWT_ALL|PcToFPGA:PCFPGA|DataPath:B1|memory:A|lpm_ram_dq:lpm_ram_dq_component|altram:sram|content
                |FDWT_ALL|PcToFPGA:PCFPGA|DataPath:B1|memory:B|lpm_ram_dq:lpm_ram_dq_component|altram:sram|content
            Messages
            Processing Time

+-----------------------------------------------------------------------------+
|Legal Notice                                                                 |
+-----------------------------------------------------------------------------+
Copyright (C) 1991-2002 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.


+-----------------------------------------------------------------------------+
|General Settings                                                             |
+-----------------------------------------------------------------------------+
+-----------------+-------------------+
|Option           |Setting            |
+-----------------+-------------------+
|Start date & time|04/27/2004 22:51:18|
|Main task        |Simulation         |
|Settings name    |FDWT_ALL           |
|Simulation mode  |Functional         |
|Compiler Settings|FDWT_ALL           |
+-----------------+-------------------+

+-----------------------------------------------------------------------------+
|Summary                                                                      |
+-----------------------------------------------------------------------------+
+---------------------+------------+
|Option               |Setting     |
+---------------------+------------+
|Simulation Start Time|0 ps        |
|Simulation End Time  |100.0 us    |
|Simulation Coverage  |       7.2 %|
+---------------------+------------+

+-----------------------------------------------------------------------------+
|Simulator Settings                                                           |
+-----------------------------------------------------------------------------+
+-----------------------------------------------------+----------+
|Option                                               |Setting   |
+-----------------------------------------------------+----------+
|Simulation mode                                      |Functional|
|Simulator settings name                              |FDWT_ALL  |
|Start time                                           |0ns       |
|Check outputs                                        |Off       |
|Detect glitches                                      |Off       |
|Glitch interval                                      |1ns       |
|Report simulation coverage                           |On        |
|Add pins automatically to simulation output waveforms|On        |
|Estimate power consumption                           |Off       |
|Detect setup and hold time violations                |Off       |
+-----------------------------------------------------+----------+

+-----------------------------------------------------------------------------+
|Simulation Waveforms                                                         |
+-----------------------------------------------------------------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.

+-----------------------------------------------------------------------------+
||FDWT_ALL|PcToFPGA:PCFPGA|DataPath:B1|memory:A|lpm_ram_dq:lpm_ram_dq_component|altram:sram|content|
+-----------------------------------------------------------------------------+
Memory report data cannot be output to ASCII.
Please use Quartus II to view the memory report data.

+-----------------------------------------------------------------------------+
||FDWT_ALL|PcToFPGA:PCFPGA|DataPath:B1|memory:B|lpm_ram_dq:lpm_ram_dq_component|altram:sram|content|
+-----------------------------------------------------------------------------+
Memory report data cannot be output to ASCII.
Please use Quartus II to view the memory report data.

+-----------------------------------------------------------------------------+
|Messages                                                                     |
+-----------------------------------------------------------------------------+
Warning: Can't find signal in vector source file for input pin |FDWT_ALL|PC_Check_1
Warning: Can't find signal in vector source file for input pin |FDWT_ALL|PC_Check_2
Info: Design FDWT_ALL: Simulation was successful. 0 errors, 2 warnings

+-----------------------------------------------------------------------------+
|Processing Time                                                              |
+-----------------------------------------------------------------------------+
+---------------+------------+
|Module Name    |Elapsed Time|
+---------------+------------+
|Netlist Builder|00:00:04    |
|Simulator      |00:04:03    |
+---------------+------------+

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -