📄 lcd.rpt
字号:
03: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\isp\four_fadd\lcd.rpt
lcd
** EQUATIONS **
A0 : INPUT;
A1 : INPUT;
A2 : INPUT;
A3 : INPUT;
B0 : INPUT;
B1 : INPUT;
B2 : INPUT;
B3 : INPUT;
Cin : INPUT;
-- Node name is 'D0'
-- Equation name is 'D0', type is output
D0 = _LC1_A1;
-- Node name is 'D1'
-- Equation name is 'D1', type is output
D1 = _LC3_A2;
-- Node name is 'D2'
-- Equation name is 'D2', type is output
D2 = _LC7_A2;
-- Node name is 'D3'
-- Equation name is 'D3', type is output
D3 = _LC1_A2;
-- Node name is 'D4'
-- Equation name is 'D4', type is output
D4 = _LC5_A1;
-- Node name is 'D5'
-- Equation name is 'D5', type is output
D5 = _LC5_A2;
-- Node name is 'D6'
-- Equation name is 'D6', type is output
D6 = _LC6_A2;
-- Node name is 'EN0'
-- Equation name is 'EN0', type is output
EN0 = GND;
-- Node name is 'EN1'
-- Equation name is 'EN1', type is output
EN1 = GND;
-- Node name is 'EN2'
-- Equation name is 'EN2', type is output
EN2 = GND;
-- Node name is 'EN3'
-- Equation name is 'EN3', type is output
EN3 = GND;
-- Node name is 'EN4'
-- Equation name is 'EN4', type is output
EN4 = GND;
-- Node name is 'EN5'
-- Equation name is 'EN5', type is output
EN5 = GND;
-- Node name is 'EN6'
-- Equation name is 'EN6', type is output
EN6 = GND;
-- Node name is 'EN7'
-- Equation name is 'EN7', type is output
EN7 = VCC;
-- Node name is 'EN8'
-- Equation name is 'EN8', type is output
EN8 = GND;
-- Node name is '|f_fadd:u1|f_adder:u1|adder:u2|:8'
-- Equation name is '_LC6_A1', type is buried
_LC6_A1 = LCELL( _EQ001);
_EQ001 = A3 & !B3 & Cin
# !A3 & B3 & Cin
# A3 & B3 & !Cin
# !A3 & !B3 & !Cin;
-- Node name is '|f_fadd:u1|f_adder:u1|or2a:u3|:4'
-- Equation name is '_LC7_A1', type is buried
!_LC7_A1 = _LC7_A1~NOT;
_LC7_A1~NOT = LCELL( _EQ002);
_EQ002 = !A3 & !B3
# !A3 & !Cin
# !B3 & !Cin;
-- Node name is '|f_fadd:u1|f_adder:u2|adder:u2|:8'
-- Equation name is '_LC4_A1', type is buried
_LC4_A1 = LCELL( _EQ003);
_EQ003 = A2 & !B2 & _LC7_A1
# !A2 & B2 & _LC7_A1
# A2 & B2 & !_LC7_A1
# !A2 & !B2 & !_LC7_A1;
-- Node name is '|f_fadd:u1|f_adder:u2|or2a:u3|:4'
-- Equation name is '_LC8_A1', type is buried
!_LC8_A1 = _LC8_A1~NOT;
_LC8_A1~NOT = LCELL( _EQ004);
_EQ004 = !A2 & !B2
# !A2 & !_LC7_A1
# !B2 & !_LC7_A1;
-- Node name is '|f_fadd:u1|f_adder:u3|adder:u2|:8'
-- Equation name is '_LC3_A1', type is buried
_LC3_A1 = LCELL( _EQ005);
_EQ005 = A1 & B1 & !_LC8_A1
# !A1 & !B1 & !_LC8_A1
# A1 & !B1 & _LC8_A1
# !A1 & B1 & _LC8_A1;
-- Node name is '|f_fadd:u1|f_adder:u3|or2a:u3|:4'
-- Equation name is '_LC2_A1', type is buried
_LC2_A1 = LCELL( _EQ006);
_EQ006 = A1 & _LC8_A1
# B1 & _LC8_A1
# A1 & B1;
-- Node name is '|f_fadd:u1|f_adder:u4|adder:u2|:8'
-- Equation name is '_LC1_A8', type is buried
_LC1_A8 = LCELL( _EQ007);
_EQ007 = A0 & !B0 & _LC2_A1
# !A0 & B0 & _LC2_A1
# A0 & B0 & !_LC2_A1
# !A0 & !B0 & !_LC2_A1;
-- Node name is ':151'
-- Equation name is '_LC1_A1', type is buried
_LC1_A1 = LCELL( _EQ008);
_EQ008 = _LC1_A8 & !_LC4_A1
# _LC1_A8 & !_LC3_A1 & !_LC6_A1
# !_LC1_A8 & _LC3_A1 & _LC4_A1
# _LC1_A8 & _LC3_A1 & _LC6_A1;
-- Node name is ':163'
-- Equation name is '_LC4_A2', type is buried
_LC4_A2 = LCELL( _EQ009);
_EQ009 = _LC1_A8 & !_LC3_A1 & !_LC4_A1 & !_LC6_A1
# !_LC1_A8 & _LC3_A1 & _LC4_A1;
-- Node name is '~184~1'
-- Equation name is '~184~1', location is LC8_A2, type is buried.
-- synthesized logic cell
_LC8_A2 = LCELL( _EQ010);
_EQ010 = _LC1_A8 & _LC4_A1 & _LC6_A1
# _LC1_A8 & _LC3_A1;
-- Node name is ':184'
-- Equation name is '_LC3_A2', type is buried
_LC3_A2 = LCELL( _EQ011);
_EQ011 = !_LC2_A2 & _LC4_A2
# _LC8_A2;
-- Node name is ':217'
-- Equation name is '_LC7_A2', type is buried
_LC7_A2 = LCELL( _EQ012);
_EQ012 = _LC3_A1 & _LC4_A1
# _LC1_A8 & !_LC3_A1
# _LC1_A8 & !_LC6_A1
# _LC1_A8 & _LC4_A1;
-- Node name is '~235~1'
-- Equation name is '~235~1', location is LC2_A2, type is buried.
-- synthesized logic cell
!_LC2_A2 = _LC2_A2~NOT;
_LC2_A2~NOT = LCELL( _EQ013);
_EQ013 = _LC3_A1
# !_LC1_A8
# !_LC4_A1 & !_LC6_A1
# _LC4_A1 & _LC6_A1;
-- Node name is ':250'
-- Equation name is '_LC1_A2', type is buried
_LC1_A2 = LCELL( _EQ014);
_EQ014 = _LC1_A8 & _LC3_A1 & _LC6_A1
# _LC1_A8 & _LC3_A1 & !_LC4_A1
# _LC1_A8 & !_LC4_A1 & _LC6_A1
# _LC1_A8 & !_LC3_A1 & _LC4_A1 & !_LC6_A1
# !_LC1_A8 & _LC3_A1 & _LC4_A1
# _LC3_A1 & _LC4_A1 & _LC6_A1;
-- Node name is ':283'
-- Equation name is '_LC5_A1', type is buried
_LC5_A1 = LCELL( _EQ015);
_EQ015 = _LC1_A8 & _LC3_A1 & _LC6_A1
# _LC3_A1 & _LC4_A1 & _LC6_A1
# _LC1_A8 & !_LC4_A1 & _LC6_A1;
-- Node name is ':316'
-- Equation name is '_LC5_A2', type is buried
_LC5_A2 = LCELL( _EQ016);
_EQ016 = _LC1_A8 & _LC4_A1 & _LC6_A1
# _LC1_A8 & !_LC3_A1 & _LC6_A1
# _LC1_A8 & !_LC3_A1 & _LC4_A1
# !_LC1_A8 & _LC3_A1 & _LC4_A1
# _LC3_A1 & _LC4_A1 & _LC6_A1;
-- Node name is ':351'
-- Equation name is '_LC6_A2', type is buried
_LC6_A2 = LCELL( _EQ017);
_EQ017 = _LC1_A8 & _LC3_A1 & !_LC4_A1
# _LC1_A8 & !_LC3_A1 & _LC6_A1
# _LC1_A8 & !_LC4_A1 & _LC6_A1
# _LC1_A8 & !_LC3_A1 & _LC4_A1
# !_LC1_A8 & _LC3_A1 & _LC4_A1;
Project Information d:\isp\four_fadd\lcd.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = on
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:01
Partitioner 00:00:00
Fitter 00:00:01
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 10,639K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -