📄 clo.rpt
字号:
Project Information g:\clock\clo.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/18/2008 17:42:38
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
clo EPF10K20TC144-3 8 17 0 0 0 % 269 23 %
User Pins: 8 17 0
Project Information g:\clock\clo.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
clo@51 a
clo@86 a1
clo@49 b
clo@87 b1
clo@48 c
clo@83 change
clo@122 clk
clo@128 clk_lk
clo@47 d
clo@46 e
clo@44 f
clo@43 g
clo@20 ld_alter
clo@19 ld_h
clo@18 ld_m
clo@8 ms1
clo@102 ms2
clo@101 ms3
clo@100 ms4
clo@99 ms5
clo@98 ms6
clo@17 out
clo@82 reset
clo@81 reset1
clo@80 turn
Project Information g:\clock\clo.rpt
** FILE HIERARCHY **
|clock:1|
|clock:1|lpm_add_sub:1937|
|clock:1|lpm_add_sub:1937|addcore:adder|
|clock:1|lpm_add_sub:1937|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1937|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1937|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1938|
|clock:1|lpm_add_sub:1938|addcore:adder|
|clock:1|lpm_add_sub:1938|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1938|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1938|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1939|
|clock:1|lpm_add_sub:1939|addcore:adder|
|clock:1|lpm_add_sub:1939|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1939|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1939|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1940|
|clock:1|lpm_add_sub:1940|addcore:adder|
|clock:1|lpm_add_sub:1940|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1940|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1940|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1941|
|clock:1|lpm_add_sub:1941|addcore:adder|
|clock:1|lpm_add_sub:1941|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1941|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1941|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1942|
|clock:1|lpm_add_sub:1942|addcore:adder|
|clock:1|lpm_add_sub:1942|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1942|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1942|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1943|
|clock:1|lpm_add_sub:1943|addcore:adder|
|clock:1|lpm_add_sub:1943|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1943|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1943|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1944|
|clock:1|lpm_add_sub:1944|addcore:adder|
|clock:1|lpm_add_sub:1944|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1944|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1944|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1945|
|clock:1|lpm_add_sub:1945|addcore:adder|
|clock:1|lpm_add_sub:1945|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1945|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1945|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1946|
|clock:1|lpm_add_sub:1946|addcore:adder|
|clock:1|lpm_add_sub:1946|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1946|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1946|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1947|
|clock:1|lpm_add_sub:1947|addcore:adder|
|clock:1|lpm_add_sub:1947|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1947|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1947|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1948|
|clock:1|lpm_add_sub:1948|addcore:adder|
|clock:1|lpm_add_sub:1948|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1948|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1948|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1949|
|clock:1|lpm_add_sub:1949|addcore:adder|
|clock:1|lpm_add_sub:1949|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1949|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1949|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1950|
|clock:1|lpm_add_sub:1950|addcore:adder|
|clock:1|lpm_add_sub:1950|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1950|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1950|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1951|
|clock:1|lpm_add_sub:1951|addcore:adder|
|clock:1|lpm_add_sub:1951|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1951|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1951|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1952|
|clock:1|lpm_add_sub:1952|addcore:adder|
|clock:1|lpm_add_sub:1952|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1952|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1952|altshift:oflow_ext_latency_ffs|
|clock:1|lpm_add_sub:1953|
|clock:1|lpm_add_sub:1953|addcore:adder|
|clock:1|lpm_add_sub:1953|altshift:result_ext_latency_ffs|
|clock:1|lpm_add_sub:1953|altshift:carry_ext_latency_ffs|
|clock:1|lpm_add_sub:1953|altshift:oflow_ext_latency_ffs|
Device-Specific Information: g:\clock\clo.rpt
clo
***** Logic for device 'clo' compiled without errors.
Device: EPF10K20TC144-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R R R R R R R
E E E E E E E E E E E E E E E E E E E E E E E E E
S S S S S S S S S S S S S c G G G G V S S S S S S S S S S S S
E E E E E G E E E E V E E E E G l N N N N C E E E E E E V E E E E E E
R R R R R N R R R R C R R R R N k D D D D C R R R R R R C R R R R R R
V V V V V D V V V V C V V V V D _ I I I I I c V V V V V V C V V V V V V
E E E E E I E E E E I E E E E I l N N N N N l E E E E E E I E E E E E E
D D D D D O D D D D O D D D D O k T T T T T k D D D D D D O D D D D D D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GNDIO
VCCINT | 6 103 | GNDINT
RESERVED | 7 102 | ms2
ms1 | 8 101 | ms3
RESERVED | 9 100 | ms4
RESERVED | 10 99 | ms5
RESERVED | 11 98 | ms6
RESERVED | 12 97 | RESERVED
RESERVED | 13 96 | RESERVED
RESERVED | 14 95 | RESERVED
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -