⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 shuzibiao.fit.qmsg

📁 数字钟的verilog代码
💻 QMSG
📖 第 1 页 / 共 3 页
字号:
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:01 " "Info: Fitter placement operations ending: elapsed time is 00:00:01" {  } {  } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "2.905 ns register register " "Info: Estimated most critical path is register to register delay of 2.905 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns main:inst1\|P4\[2\] 1 REG LAB_X34_Y18 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X34_Y18; Fanout = 4; REG Node = 'main:inst1\|P4\[2\]'" {  } { { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { main:inst1|P4[2] } "NODE_NAME" } } { "main.v" "" { Text "F:/clock_design/main.v" 77 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.451 ns) + CELL(0.075 ns) 0.526 ns main:inst1\|Equal7~115 2 COMB LAB_X34_Y18 7 " "Info: 2: + IC(0.451 ns) + CELL(0.075 ns) = 0.526 ns; Loc. = LAB_X34_Y18; Fanout = 7; COMB Node = 'main:inst1\|Equal7~115'" {  } { { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.526 ns" { main:inst1|P4[2] main:inst1|Equal7~115 } "NODE_NAME" } } { "main.v" "" { Text "F:/clock_design/main.v" 66 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.920 ns) + CELL(0.183 ns) 1.629 ns main:inst1\|P3~399 3 COMB LAB_X34_Y17 3 " "Info: 3: + IC(0.920 ns) + CELL(0.183 ns) = 1.629 ns; Loc. = LAB_X34_Y17; Fanout = 3; COMB Node = 'main:inst1\|P3~399'" {  } { { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.103 ns" { main:inst1|Equal7~115 main:inst1|P3~399 } "NODE_NAME" } } { "main.v" "" { Text "F:/clock_design/main.v" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.737 ns) + CELL(0.539 ns) 2.905 ns main:inst1\|P3\[1\] 4 REG LAB_X34_Y18 5 " "Info: 4: + IC(0.737 ns) + CELL(0.539 ns) = 2.905 ns; Loc. = LAB_X34_Y18; Fanout = 5; REG Node = 'main:inst1\|P3\[1\]'" {  } { { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.276 ns" { main:inst1|P3~399 main:inst1|P3[1] } "NODE_NAME" } } { "main.v" "" { Text "F:/clock_design/main.v" 77 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.797 ns ( 27.44 % ) " "Info: Total cell delay = 0.797 ns ( 27.44 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.108 ns ( 72.56 % ) " "Info: Total interconnect delay = 2.108 ns ( 72.56 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.905 ns" { main:inst1|P4[2] main:inst1|Equal7~115 main:inst1|P3~399 main:inst1|P3[1] } "NODE_NAME" } }  } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0 0 "Fitter routing operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 1 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 1%" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "x32_y10 x42_y20 " "Info: The peak interconnect region extends from location x32_y10 to location x42_y20" {  } {  } 0 0 "The peak interconnect region extends from location %1!s! to location %2!s!" 0 0}  } {  } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:02 " "Info: Fitter routing operations ending: elapsed time is 00:00:02" {  } {  } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time." { { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_ROUTABILITY" "" "Info: Optimizations that may affect the design's routability were skipped" {  } {  } 0 0 "Optimizations that may affect the design's routability were skipped" 0 0} { "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED_FOR_TIMING" "" "Info: Optimizations that may affect the design's timing were skipped" {  } {  } 0 0 "Optimizations that may affect the design's timing were skipped" 0 0}  } {  } 0 0 "The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time." 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0 0 "Started post-fitting delay annotation" 0 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0}
{ "Warning" "WFIOMGR_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "1 " "Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFIOMGR_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "segout\[0\] GND " "Info: Pin segout\[0\] has GND driving its datain port" {  } { { "shuzibiao.bdf" "" { Schematic "F:/clock_design/shuzibiao.bdf" { { 240 848 1024 256 "segout\[7..0\]" "" } } } } { "e:/ruanjian/altera/quartus60/win/Assignment Editor.qase" "" { Assignment "e:/ruanjian/altera/quartus60/win/Assignment Editor.qase" 1 { { 0 "segout\[0\]" } } } } { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { segout[0] } "NODE_NAME" } } { "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "e:/ruanjian/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { segout[0] } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0}  } {  } 0 0 "Following %1!d! pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 1  Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Feb 21 19:54:18 2008 " "Info: Processing ended: Thu Feb 21 19:54:18 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:26 " "Info: Elapsed time: 00:00:26" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "F:/clock_design/shuzibiao.fit.smsg " "Info: Generated suppressed messages file F:/clock_design/shuzibiao.fit.smsg" {  } {  } 0 0 "Generated suppressed messages file %1!s!" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -