⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 new_top.mrp

📁 自己在ISE下用VHDL写的UART
💻 MRP
字号:
Release 6.3i Map G.35Xilinx Mapping Report File for Design 'new_top'Design Information------------------Command Line   : D:/Xilinx/bin/nt/map.exe -intstyle ise -p xc4vlx25-sf363-10 -cm
area -pr b -k 4 -c 100 -tx off -o new_top_map.ncd new_top.ngd new_top.pcf Target Device  : x4vlx25Target Package : sf363Target Speed   : -10Mapper Version : virtex4 -- $Revision: 1.16.8.2 $Mapped Date    : Wed Apr 12 15:33:02 2006Design Summary--------------Number of errors:      0Number of warnings:    2Logic Utilization:  Number of Slice Flip Flops:          77 out of  21,504    1%  Number of 4 input LUTs:              58 out of  21,504    1%Logic Distribution:  Number of occupied Slices:                           63 out of  10,752    1%    Number of Slices containing only related logic:      63 out of      63  100%    Number of Slices containing unrelated logic:          0 out of      63    0%      *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:             68 out of  21,504    1%  Number used as logic:                 58  Number used as a route-thru:          10  Number of bonded IOBs:                5 out of     240    2%  Number of BUFG/BUFGCTRLs:             3 out of      32    9%    Number used as BUFGs:                3    Number used as BUFGCTRLs:            0Total equivalent gate count for design:  1,088Additional JTAG gate count for IOBs:  240Peak Memory Usage:  123 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:LIT:175 - Clock buffer is designated to drive clock loads. BUFG symbol
   "rxd_BUFGP/BUFG" (output signal=rxd_BUFGP) has a mix of clock and non-clock
   loads. Some of the non-clock loads are (maximum of 5 listed):   Pin I1 of XLXI_1__n0016_SW10   Pin I1 of XLXI_1__n00230   Pin I1 of XLXI_1__n00210   Pin I1 of XLXI_1__n00240   Pin I1 of XLXI_1__n00190WARNING:LIT:176 - Clock buffer is designated to drive clock loads. BUFG symbol
   "XLXI_1_clkdiv_BUFG" (output signal=XLXI_1_clkdiv) has a mix of clock and
   non-clock loads. The non-clock loads are:   Pin D of XLXI_1_clkdivSection 3 - Informational-------------------------INFO:LIT:95 - All of the external outputs in this design are using slew rate
   limited output drivers. The delay on speed critical outputs can be
   dramatically reduced by designating them as fast outputs in the schematic.INFO:MapLib:562 - No environment variables are currently set.Section 4 - Removed Logic Summary---------------------------------   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+----------------------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type             | Direction | IO Standard | Drive    | Slew | Reg (s)      | Resistor | IOB      ||                                    |                  |           |             | Strength | Rate |              |          | Delay    |+----------------------------------------------------------------------------------------------------------------------------------------+| busy                               | IOB              | OUTPUT    | LVCMOS25    | 12       | SLOW | OFF1         |          |          || clk100m                            | IOB              | INPUT     | LVCMOS25    |          |      |              |          |          || rst                                | IOB              | INPUT     | LVCMOS25    |          |      |              |          |          || rxd                                | IOB              | INPUT     | LVCMOS25    |          |      |              |          |          || txd                                | IOB              | OUTPUT    | LVCMOS25    | 12       | SLOW | OFF1         |          |          |+----------------------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details-----------------------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 5Number of Equivalent Gates for Design = 1,088Number of RPM Macros = 0Number of Hard Macros = 0USR_ACCESS_VIRTEX4 = 0BUFIO = 0GT11CLK = 0GT11 = 0IDELAYCTRL = 0FRAME_ECC_VIRTEX4 = 0STARTUP_VIRTEX4 = 0JTAGPPC = 0ICAP_VIRTEX4 = 0DPM = 0DCI_TEST = 0DCIRESET = 0CAPTURE_VIRTEX4 = 0BSCAN_VIRTEX4 = 0OSERDES = 0ISERDES = 0BUFR = 0EMAC = 0PPC405_ADV = 0MONITOR = 0PMCD = 0DCM_ADV = 0DSP48 = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 63IOB Dual-Rate Flops not driven by LUTs = 0IOB Dual-Rate Flops = 0IOB Slave Pads = 0IOB Master Pads = 0IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 0IOB Flip Flops = 0Unbonded IOBs = 0Bonded IOBs = 5Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MUXFXs = 0MULTANDs = 04 input LUTs used as Route-Thrus = 104 input LUTs = 58Slice Latches not driven by LUTs = 0Slice Latches = 0Slice Flip Flops not driven by LUTs = 63Slice Flip Flops = 77SliceMs = 0SliceLs = 63Slices = 63Number of LUT signals with 4 loads = 1Number of LUT signals with 3 loads = 3Number of LUT signals with 2 loads = 5Number of LUT signals with 1 load = 43NGM Average fanout of LUT = 2.53NGM Maximum fanout of LUT = 30NGM Average fanin for LUT = 3.1034Number of LUT symbols = 58Number of IPAD symbols = 3Number of IBUF symbols = 3Number of BUFG symbols = 3

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -