⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 qep_data_bus.fit.eqn

📁 基于地址总线接口的四倍频编码器信号接口的 FPGA实现 Verilog HDL的
💻 EQN
📖 第 1 页 / 共 5 页
字号:
D1_data[7] = DFFEA(D1_data[7]_lut_out, GLOBAL(clk_input), , , A1L001, , );

--D1L42Q is disp:t_disp|data[7]~150 at LC7_F4
--operation mode is normal

D1L42Q = D1_data[7];


--D1_data[15] is disp:t_disp|data[15] at LC4_F4
--operation mode is normal

D1_data[15]_lut_out = (VCC) & CASCADE(A1L342);
D1_data[15] = DFFEA(D1_data[15]_lut_out, GLOBAL(clk_input), , , A1L99, , );

--D1L04Q is disp:t_disp|data[15]~151 at LC4_F4
--operation mode is normal

D1L04Q = D1_data[15];


--D1L35 is disp:t_disp|disp_dat[3]~18 at LC6_F4
--operation mode is normal

D1L35 = G7_q[13] & (G7_q[14]) # !G7_q[13] & (G7_q[14] & D1_data[7] # !G7_q[14] & (D1_data[15]));

--D1L55 is disp:t_disp|disp_dat[3]~26 at LC6_F4
--operation mode is normal

D1L55 = G7_q[13] & (G7_q[14]) # !G7_q[13] & (G7_q[14] & D1_data[7] # !G7_q[14] & (D1_data[15]));


--D1_data[3] is disp:t_disp|data[3] at LC4_F18
--operation mode is normal

D1_data[3]_lut_out = (VCC) & CASCADE(A1L542);
D1_data[3] = DFFEA(D1_data[3]_lut_out, GLOBAL(clk_input), , , A1L001, , );

--D1L61Q is disp:t_disp|data[3]~152 at LC4_F18
--operation mode is normal

D1L61Q = D1_data[3];


--D1L45 is disp:t_disp|disp_dat[3]~19 at LC7_F18
--operation mode is normal

D1L45 = G7_q[13] & (D1L35 & (D1_data[3]) # !D1L35 & D1_data[11]) # !G7_q[13] & (D1L35);

--D1L65 is disp:t_disp|disp_dat[3]~27 at LC7_F18
--operation mode is normal

D1L65 = G7_q[13] & (D1L35 & (D1_data[3]) # !D1L35 & D1_data[11]) # !G7_q[13] & (D1L35);


--D1L95 is disp:t_disp|ledout_out[0]~28 at LC4_F15
--operation mode is normal

D1L95 = D1L05 & !D1L64 & (D1L24 $ !D1L45) # !D1L05 & D1L24 & (D1L64 $ !D1L45);

--D1L06 is disp:t_disp|ledout_out[0]~35 at LC4_F15
--operation mode is normal

D1L06 = D1L05 & !D1L64 & (D1L24 $ !D1L45) # !D1L05 & D1L24 & (D1L64 $ !D1L45);


--D1L16 is disp:t_disp|ledout_out[1]~29 at LC1_F15
--operation mode is normal

D1L16 = D1L64 & (D1L24 & (D1L45) # !D1L24 & D1L05) # !D1L64 & D1L05 & (D1L24 $ D1L45);

--D1L26 is disp:t_disp|ledout_out[1]~36 at LC1_F15
--operation mode is normal

D1L26 = D1L64 & (D1L24 & (D1L45) # !D1L24 & D1L05) # !D1L64 & D1L05 & (D1L24 $ D1L45);


--D1L36 is disp:t_disp|ledout_out[2]~30 at LC8_F8
--operation mode is normal

D1L36 = D1L05 & D1L45 & (D1L64 # !D1L24) # !D1L05 & !D1L24 & D1L64 & !D1L45;

--D1L46 is disp:t_disp|ledout_out[2]~37 at LC8_F8
--operation mode is normal

D1L46 = D1L05 & D1L45 & (D1L64 # !D1L24) # !D1L05 & !D1L24 & D1L64 & !D1L45;


--D1L56 is disp:t_disp|ledout_out[3]~31 at LC6_F1
--operation mode is normal

D1L56 = D1L64 & (D1L24 & D1L05 # !D1L24 & !D1L05 & D1L45) # !D1L64 & !D1L45 & (D1L24 $ D1L05);

--D1L66 is disp:t_disp|ledout_out[3]~38 at LC6_F1
--operation mode is normal

D1L66 = D1L64 & (D1L24 & D1L05 # !D1L24 & !D1L05 & D1L45) # !D1L64 & !D1L45 & (D1L24 $ D1L05);


--D1L76 is disp:t_disp|ledout_out[4]~32 at LC4_F1
--operation mode is normal

D1L76 = D1L64 & D1L24 & (!D1L45) # !D1L64 & (D1L05 & (!D1L45) # !D1L05 & D1L24);

--D1L86 is disp:t_disp|ledout_out[4]~39 at LC4_F1
--operation mode is normal

D1L86 = D1L64 & D1L24 & (!D1L45) # !D1L64 & (D1L05 & (!D1L45) # !D1L05 & D1L24);


--D1L96 is disp:t_disp|ledout_out[5]~33 at LC2_F1
--operation mode is normal

D1L96 = D1L24 & (D1L45 $ (D1L64 # !D1L05)) # !D1L24 & D1L64 & !D1L05 & !D1L45;

--D1L07 is disp:t_disp|ledout_out[5]~40 at LC2_F1
--operation mode is normal

D1L07 = D1L24 & (D1L45 $ (D1L64 # !D1L05)) # !D1L24 & D1L64 & !D1L05 & !D1L45;


--D1L17 is disp:t_disp|ledout_out[6]~34 at LC1_F1
--operation mode is normal

D1L17 = D1L24 & (D1L45 # D1L64 $ D1L05) # !D1L24 & (D1L64 # D1L05 $ D1L45);

--D1L27 is disp:t_disp|ledout_out[6]~41 at LC1_F1
--operation mode is normal

D1L27 = D1L24 & (D1L45 # D1L64 $ D1L05) # !D1L24 & (D1L64 # D1L05 $ D1L45);


--G7_q[21] is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[21] at LC7_F34
--operation mode is clrb_cntr

G7_q[21]_lut_out = (G7_q[21] $ G7L34) & rst_in;
G7_q[21] = DFFEA(G7_q[21]_lut_out, GLOBAL(clk_input), , , , , );

--G7L19Q is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[21]~3 at LC7_F34
--operation mode is clrb_cntr

G7L19Q = G7_q[21];

--G7L54 is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[21]~COUT at LC7_F34
--operation mode is clrb_cntr

G7L54 = CARRY(G7_q[21] & (G7L34));


--G7_q[12] is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[12] at LC6_F32
--operation mode is clrb_cntr

G7_q[12]_lut_out = (G7_q[12] $ G7L52) & rst_in;
G7_q[12] = DFFEA(G7_q[12]_lut_out, GLOBAL(clk_input), , , , , );

--G7L37Q is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[12]~4 at LC6_F32
--operation mode is clrb_cntr

G7L37Q = G7_q[12];

--G7L72 is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[12]~COUT at LC6_F32
--operation mode is clrb_cntr

G7L72 = CARRY(G7_q[12] & (G7L52));


--C1_write_reg[1] is data_bus:t_data_bus|write_reg[1] at LC3_F33
--operation mode is normal

C1_write_reg[1]_lut_out = C1_add_reg[15] & C1_write_reg[1] # !C1_add_reg[15] & (C1_write_reg[0]) # !rst_in;
C1_write_reg[1] = DFFEA(C1_write_reg[1]_lut_out, GLOBAL(clk_input), , , , , );

--C1L26Q is data_bus:t_data_bus|write_reg[1]~32 at LC3_F33
--operation mode is normal

C1L26Q = C1_write_reg[1];


--C1_write_reg[0] is data_bus:t_data_bus|write_reg[0] at LC1_F30
--operation mode is normal

C1_write_reg[0]_lut_out = C1_add_reg[15] & C1_write_reg[0] # !C1_add_reg[15] & (write_in) # !rst_in;
C1_write_reg[0] = DFFEA(C1_write_reg[0]_lut_out, GLOBAL(clk_input), , , , , );

--C1L06Q is data_bus:t_data_bus|write_reg[0]~33 at LC1_F30
--operation mode is normal

C1L06Q = C1_write_reg[0];


--C1L54 is data_bus:t_data_bus|link_cs_wr~23 at LC1_F33
--operation mode is normal

C1L54 = rst_in & !C1_add_reg[15];

--C1L84 is data_bus:t_data_bus|link_cs_wr~27 at LC1_F33
--operation mode is normal

C1L84 = rst_in & !C1_add_reg[15];

--C1L64 is data_bus:t_data_bus|link_cs_wr~25 at LC1_F33
--operation mode is normal

C1L64 = rst_in & !C1_add_reg[15];


--C1_read_reg[1] is data_bus:t_data_bus|read_reg[1] at LC4_F33
--operation mode is normal

C1_read_reg[1]_lut_out = C1_add_reg[15] & C1_read_reg[1] # !C1_add_reg[15] & (C1_read_reg[0]) # !rst_in;
C1_read_reg[1] = DFFEA(C1_read_reg[1]_lut_out, GLOBAL(clk_input), , , , , );

--C1L75Q is data_bus:t_data_bus|read_reg[1]~37 at LC4_F33
--operation mode is normal

C1L75Q = C1_read_reg[1];


--C1_read_reg[0] is data_bus:t_data_bus|read_reg[0] at LC6_F33
--operation mode is normal

C1_read_reg[0]_lut_out = C1_add_reg[15] & C1_read_reg[0] # !C1_add_reg[15] & (read_in) # !rst_in;
C1_read_reg[0] = DFFEA(C1_read_reg[0]_lut_out, GLOBAL(clk_input), , , , , );

--C1L55Q is data_bus:t_data_bus|read_reg[0]~38 at LC6_F33
--operation mode is normal

C1L55Q = C1_read_reg[0];


--G7_q[20] is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[20] at LC6_F34
--operation mode is clrb_cntr

G7_q[20]_lut_out = (G7_q[20] $ G7L14) & rst_in;
G7_q[20] = DFFEA(G7_q[20]_lut_out, GLOBAL(clk_input), , , , , );

--G7L98Q is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[20]~5 at LC6_F34
--operation mode is clrb_cntr

G7L98Q = G7_q[20];

--G7L34 is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[20]~COUT at LC6_F34
--operation mode is clrb_cntr

G7L34 = CARRY(G7_q[20] & (G7L14));


--G7_q[11] is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[11] at LC5_F32
--operation mode is clrb_cntr

G7_q[11]_lut_out = (G7_q[11] $ G7L32) & rst_in;
G7_q[11] = DFFEA(G7_q[11]_lut_out, GLOBAL(clk_input), , , , , );

--G7L17Q is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|q[11]~6 at LC5_F32
--operation mode is clrb_cntr

G7L17Q = G7_q[11];

--G7L52 is disp:t_disp|lpm_counter:cnt_clk_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[11]~COUT at LC5_F32
--operation mode is clrb_cntr

G7L52 = CARRY(G7_q[11] & (G7L32));


--C1_link_data_wr is data_bus:t_data_bus|link_data_wr at LC2_F33
--operation mode is normal

C1_link_data_wr_lut_out = (C1_write_reg[1] & (!C1_write_reg[0]) # !C1_write_reg[1] & C1_link_data_wr) & CASCADE(C1L64);
C1_link_data_wr = DFFEA(C1_link_data_wr_lut_out, GLOBAL(clk_input), , , , , );

--C1L25Q is data_bus:t_data_bus|link_data_wr~54 at LC2_F33
--operation mode is normal

C1L25Q = C1_link_data_wr;


--C1_link_data_rd is data_bus:t_data_bus|link_data_rd at LC7_F33
--operation mode is normal

C1_link_data_rd_lut_out = C1L54 & !C1_read_reg[0] & (C1_link_data_rd # !C1_read_reg[1]);
C1_link_data_rd = DFFEA(C1_link_data_rd_lut_out, GLOBAL(clk_input), , , , , );

--C1L05Q is data_bus:t_data_bus|link_data_rd~35 at LC7_F33
--operation mode is normal

C1L05Q = C1_link_data_rd;


--C1L04 is data_bus:t_data_bus|data_putout~0 at LC6_F18
--operation mode is normal

C1L04 = C1_link_data_wr & !C1_link_data_rd;

--C1L14 is data_bus:t_data_bus|data_putout~80 at LC6_F18
--operation mode is normal

C1L14 = C1_link_data_wr & !C1_link_data_rd;


--D1_state is disp:t_disp|state at LC5_F25
--operation mode is normal

D1_state_lut_out = D1_state & (rst_in & !D1L48) # !D1_state & D1L6;
D1_state = DFFEA(D1_state_lut_out, GLOBAL(clk_input), , , , , );

--D1L58Q is disp:t_disp|state~137 at LC5_F25
--operation mode is normal

D1L58Q = D1_state;


--D1_cs_reg[1] is disp:t_disp|cs_reg[1] at LC2_F27
--operation mode is normal

D1_cs_reg[1]_lut_out = rst_in & D1_cs_reg[0];
D1_cs_reg[1] = DFFEA(D1_cs_reg[1]_lut_out, GLOBAL(clk_input), , , , , );

--D1L5Q is disp:t_disp|cs_reg[1]~47 at LC2_F27
--operation mode is normal

D1L5Q = D1_cs_reg[1];


--D1_cs_reg[0] is disp:t_disp|cs_reg[0] at LC2_F29
--operation mode is normal

D1_cs_reg[0]_lut_out = rst_in & C1L1 & (C1_link_cs_wr # C1_link_cs_rd);
D1_cs_reg[0] = DFFEA(D1_cs_reg[0]_lut_out, GLOBAL(clk_input), , , , , );

--D1L3Q is disp:t_disp|cs_reg[0]~48 at LC2_F29
--operation mode is normal

D1L3Q = D1_cs_reg[0];


--D1L48 is disp:t_disp|state~135 at LC1_F27
--operation mode is normal

D1L48 = D1_cs_reg[1] & !D1_cs_reg[0];

--D1L68 is disp:t_disp|state~138 at LC1_F27
--operation mode is normal

D1L68 = D1_cs_reg[1] & !D1_cs_reg[0];


--C1_add_reg[0] is data_bus:t_data_bus|add_reg[0] at LC6_F25
--operation mode is normal

C1_add_reg[0]_lut_out = addr_in[0];
C1_add_reg[0] = DFFEA(C1_add_reg[0]_lut_out, !ale_in, , , , , );

--C1L92Q is data_bus:t_data_bus|add_reg[0]~11 at LC6_F25
--operation mode is normal

C1L92Q = C1_add_reg[0];


--A1L001 is rtl~33 at LC1_F25
--operation mode is normal

A1L001 = D1_state & D1L48 & !C1_add_reg[0] # !rst_in;

--A1L822 is rtl~5383 at LC1_F25
--operation mode is normal

A1L822 = D1_state & D1L48 & !C1_add_reg[0] # !rst_in;


--A1L99 is rtl~31 at LC2_F25
--operation mode is normal

A1L99 = D1_state & C1_add_reg[0] & D1L48 # !rst_in;

--A1L922 is rtl~5384 at LC2_F25
--operation mode is normal

A1L922 = D1_state & C1_add_reg[0] & D1L48 # !rst_in;


--A1L311 is rtl~4952 at LC1_F4
--operation mode is normal

A1L311 = rst_in & (C1_link_data_rd # A1L55 # !C1_link_data_wr);

--A1L032 is rtl~5385 at LC1_F4
--operation mode is normal

A1L032 = rst_in & (C1_link_data_rd # A1L55 # !C1_link_data_wr);

--A1L132 is rtl~5386 at LC1_F4
--operation mode is normal

A1L132 = rst_in & (C1_link_data_rd # A1L55 # !C1_link_data_wr);


--A1L411 is rtl~4953 at LC1_F18
--operation mode is normal

A1L411 = rst_in & (C1_link_data_rd # A1L74 # !C1_link_data_wr);

--A1L232 is rtl~5387 at LC1_F18
--operation mode is normal

A1L232 = rst_in & (C1_link_data_rd # A1L74 # !C1_link_data_wr);

--A1L332 is rtl~5388 at LC1_F18
--operation mode is normal

A1L332 = rst_in & (C1_link_data_rd # A1L74 # !C1_link_data_wr);


--A1L511 is rtl~4954 at LC3_F22
--operation mode is normal

A1L511 = rst_in & (C1_link_data_rd # A1L75 # !C1_link_data_wr);

--A1L432 is rtl~5389 at LC3_F22
--operation mode is normal

A1L432 = rst_in & (C1_link_data_rd # A1L75 # !C1_link_data_wr);

--A1L532 is rtl~5390 at LC3_F22
--operation mode is normal

A1L532 = rst_in & (C1_link_data_rd # A1L75 # !C1_link_data_wr);


--A1L611 is rtl~4955 at LC1_F22
--operation mode is normal

A1L611 = rst_in & (C1_link_data_rd # A1L94 # !C1_link_data_wr);

--A1L632 is rtl~5391 at LC1_F22
--operation mode is normal

A1L632 = rst_in & (C1_link_data_rd # A1L94 # !C1_link_data_wr);

--A1L732 is rtl~5392 at LC1_F22
--operation mode is normal

A1L732 = rst_in & (C1_link_data_rd # A1L94 # !C1_link_data_wr);


--A1L711 is rtl~4956 at LC7_F24
--operation mode is normal

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -