📄 top2.rpt
字号:
Project Information f:\verilog hdl\clkscan\clkscan3\top2.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/12/2003 17:49:39
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
top2 EPF10K10LC84-3 3 13 0 0 0 % 220 38 %
User Pins: 3 13 0
Project Information f:\verilog hdl\clkscan\clkscan3\top2.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
top2@1 clk
top2@23 data0
top2@22 data1
top2@21 data2
top2@19 data3
top2@18 data4
top2@17 data5
top2@16 data6
top2@78 en1
top2@79 en2
top2@80 en3
top2@81 en4
top2@10 en5
top2@11 en6
top2@84 reset
top2@44 start
Project Information f:\verilog hdl\clkscan\clkscan3\top2.rpt
** FILE HIERARCHY **
|scan:1|
|clkdiv:5|
|clkdiv:5|lpm_add_sub:201|
|clkdiv:5|lpm_add_sub:201|addcore:adder|
|clkdiv:5|lpm_add_sub:201|altshift:result_ext_latency_ffs|
|clkdiv:5|lpm_add_sub:201|altshift:carry_ext_latency_ffs|
|clkdiv:5|lpm_add_sub:201|altshift:oflow_ext_latency_ffs|
|p7segment:8|
|clkdiv2:11|
|clkdiv2:11|lpm_add_sub:137|
|clkdiv2:11|lpm_add_sub:137|addcore:adder|
|clkdiv2:11|lpm_add_sub:137|altshift:result_ext_latency_ffs|
|clkdiv2:11|lpm_add_sub:137|altshift:carry_ext_latency_ffs|
|clkdiv2:11|lpm_add_sub:137|altshift:oflow_ext_latency_ffs|
|time1:13|
|time1:13|lpm_add_sub:582|
|time1:13|lpm_add_sub:582|addcore:adder|
|time1:13|lpm_add_sub:582|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:582|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:582|altshift:oflow_ext_latency_ffs|
|time1:13|lpm_add_sub:583|
|time1:13|lpm_add_sub:583|addcore:adder|
|time1:13|lpm_add_sub:583|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:583|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:583|altshift:oflow_ext_latency_ffs|
|time1:13|lpm_add_sub:584|
|time1:13|lpm_add_sub:584|addcore:adder|
|time1:13|lpm_add_sub:584|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:584|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:584|altshift:oflow_ext_latency_ffs|
|time1:13|lpm_add_sub:585|
|time1:13|lpm_add_sub:585|addcore:adder|
|time1:13|lpm_add_sub:585|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:585|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:585|altshift:oflow_ext_latency_ffs|
|time1:13|lpm_add_sub:586|
|time1:13|lpm_add_sub:586|addcore:adder|
|time1:13|lpm_add_sub:586|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:586|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:586|altshift:oflow_ext_latency_ffs|
|time1:13|lpm_add_sub:587|
|time1:13|lpm_add_sub:587|addcore:adder|
|time1:13|lpm_add_sub:587|altshift:result_ext_latency_ffs|
|time1:13|lpm_add_sub:587|altshift:carry_ext_latency_ffs|
|time1:13|lpm_add_sub:587|altshift:oflow_ext_latency_ffs|
Device-Specific Information: f:\verilog hdl\clkscan\clkscan3\top2.rpt
top2
***** Logic for device 'top2' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
^
C
R R R R R R R O
E E E E E E E N
S S S S S V S G S G F
E E E E E C E N r E N _ ^
R R R R R C R D e R D # D n
e e V V V V V I V I c s V I e e e e T O C
n n E E E E E N E N l e E N n n n n C N E
6 5 D D D D D T D T k t D T 4 3 2 1 K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | RESERVED
^nCE | 14 72 | RESERVED
#TDI | 15 71 | RESERVED
data6 | 16 70 | RESERVED
data5 | 17 69 | RESERVED
data4 | 18 68 | GNDINT
data3 | 19 67 | RESERVED
VCCINT | 20 66 | RESERVED
data2 | 21 65 | RESERVED
data1 | 22 EPF10K10LC84-3 64 | RESERVED
data0 | 23 63 | VCCINT
RESERVED | 24 62 | RESERVED
RESERVED | 25 61 | RESERVED
GNDINT | 26 60 | RESERVED
RESERVED | 27 59 | RESERVED
RESERVED | 28 58 | RESERVED
RESERVED | 29 57 | #TMS
RESERVED | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ R R R R R V G G G s V G R R R R R R R
C n E E E E E C N N N t C N E E E E E E E
C C S S S S S C D D D a C D S S S S S S S
I O E E E E E I I I I r I I E E E E E E E
N N R R R R R N N N N t N N R R R R R R R
T F V V V V V T T T T T T V V V V V V V
I E E E E E E E E E E E E
G D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\verilog hdl\clkscan\clkscan3\top2.rpt
top2
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A4 6/ 8( 75%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 3/22( 13%)
A6 7/ 8( 87%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 2/22( 9%)
A8 7/ 8( 87%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 6/22( 27%)
A12 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 3/22( 13%)
B1 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 3/22( 13%)
B2 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 1/2 0/2 6/22( 27%)
B3 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 5/22( 22%)
B4 8/ 8(100%) 2/ 8( 25%) 3/ 8( 37%) 0/2 0/2 7/22( 31%)
B5 2/ 8( 25%) 0/ 8( 0%) 1/ 8( 12%) 1/2 1/2 6/22( 27%)
B6 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 1/2 1/2 4/22( 18%)
B7 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 4/22( 18%)
B8 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 2/2 1/2 7/22( 31%)
B9 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 0/2 0/2 5/22( 22%)
B10 2/ 8( 25%) 1/ 8( 12%) 1/ 8( 12%) 0/2 0/2 4/22( 18%)
B11 8/ 8(100%) 0/ 8( 0%) 1/ 8( 12%) 2/2 1/2 13/22( 59%)
B12 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 2/22( 9%)
B13 8/ 8(100%) 0/ 8( 0%) 1/ 8( 12%) 2/2 1/2 13/22( 59%)
B14 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 1/2 1/2 7/22( 31%)
B15 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 7/22( 31%)
B16 7/ 8( 87%) 0/ 8( 0%) 3/ 8( 37%) 1/2 1/2 7/22( 31%)
B17 8/ 8(100%) 0/ 8( 0%) 1/ 8( 12%) 2/2 1/2 13/22( 59%)
B18 7/ 8( 87%) 0/ 8( 0%) 1/ 8( 12%) 2/2 1/2 13/22( 59%)
B19 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 7/22( 31%)
B20 5/ 8( 62%) 0/ 8( 0%) 2/ 8( 25%) 1/2 2/2 6/22( 27%)
B21 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 4/22( 18%)
B22 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 3/22( 13%)
B23 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 9/22( 40%)
B24 3/ 8( 37%) 3/ 8( 37%) 0/ 8( 0%) 1/2 0/2 5/22( 22%)
C13 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 4/22( 18%)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -