📄 config_controller.map.rpt
字号:
Analysis & Synthesis report for config_controller
Sun Jun 19 10:40:16 2005
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Hierarchy
5. Analysis & Synthesis Resource Utilization by Entity
6. Analysis & Synthesis Equations
7. Analysis & Synthesis Source Files Read
8. Analysis & Synthesis Resource Usage Summary
9. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Sun Jun 19 10:40:16 2005 ;
; Quartus II Version ; 4.1 Build 181 06/29/2004 SJ Full Version ;
; Revision Name ; config_controller ;
; Top-level Entity Name ; config_controller ;
; Family ; MAX7000AE ;
; Total macrocells ; 55 ;
; Total pins ; 47 ;
+-----------------------------+------------------------------------------+
+--------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------------------+-------------------+-------------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------------------+-------------------+-------------------+
; Device ; EPM7128AETC100-7 ; ;
; Family name ; MAX7000AE ; Stratix ;
; Create Debugging Nodes for IP Cores ; off ; off ;
; Disk space/compilation speed tradeoff ; Normal ; Normal ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; Top-level entity name ; config_controller ; config_controller ;
; State Machine Processing ; Auto ; Auto ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Auto ; Auto ;
; Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Off ; Off ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A ; Speed ; Speed ;
; Allow XOR Gate Usage ; On ; On ;
; Auto Logic Cell Insertion ; On ; On ;
; Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A ; 4 ; 4 ;
; Auto Parallel Expanders ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A ; 100 ; 100 ;
+----------------------------------------------------------------------+-------------------+-------------------+
+-----------+
; Hierarchy ;
+-----------+
config_controller
|-- dclk_divider:u1
|-- lpm_counter:lpm_counter_component
|-- address_counter:u2
|-- lpm_counter:lpm_counter_component
|-- data_bit_counter:u3
|-- lpm_counter:lpm_counter_component
|-- shift_register:u4
|-- lpm_shiftreg:lpm_shiftreg_component
+--------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+---------------------------------------------+------------+------+--------------------------------------------------------------------------+
; Compilation Hierarchy Node ; Macrocells ; Pins ; Full Hierarchy Name ;
+---------------------------------------------+------------+------+--------------------------------------------------------------------------+
; |config_controller ; 55 ; 47 ; |config_controller ;
; |address_counter:u2| ; 20 ; 0 ; |config_controller|address_counter:u2 ;
; |lpm_counter:lpm_counter_component| ; 20 ; 0 ; |config_controller|address_counter:u2|lpm_counter:lpm_counter_component ;
; |data_bit_counter:u3| ; 3 ; 0 ; |config_controller|data_bit_counter:u3 ;
; |lpm_counter:lpm_counter_component| ; 3 ; 0 ; |config_controller|data_bit_counter:u3|lpm_counter:lpm_counter_component ;
; |dclk_divider:u1| ; 4 ; 0 ; |config_controller|dclk_divider:u1 ;
; |lpm_counter:lpm_counter_component| ; 4 ; 0 ; |config_controller|dclk_divider:u1|lpm_counter:lpm_counter_component ;
; |shift_register:u4| ; 7 ; 0 ; |config_controller|shift_register:u4 ;
; |lpm_shiftreg:lpm_shiftreg_component| ; 7 ; 0 ; |config_controller|shift_register:u4|lpm_shiftreg:lpm_shiftreg_component ;
+---------------------------------------------+------------+------+--------------------------------------------------------------------------+
+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in D:/config_controller/config_controller.map.eqn.
+--------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+--------------------------------------------------------+-----------------+
; File Name ; Used in Netlist ;
+--------------------------------------------------------+-----------------+
; data_bit_counter.vhd ; yes ;
; dclk_divider.vhd ; yes ;
; shift_register.vhd ; yes ;
; address_counter.vhd ; yes ;
; config_controller.vhd ; yes ;
; e:/quartus4.1/libraries/megafunctions/lpm_counter.tdf ; yes ;
; e:/quartus4.1/libraries/megafunctions/lpm_constant.inc ; yes ;
; e:/quartus4.1/libraries/megafunctions/lpm_shiftreg.tdf ; yes ;
+--------------------------------------------------------+-----------------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------+----------------------+
; Resource ; Usage ;
+----------------------+----------------------+
; Logic cells ; 55 ;
; Total registers ; 43 ;
; I/O pins ; 47 ;
; Shareable expanders ; 1 ;
; Maximum fan-out node ; cpld_clkosc ;
; Maximum fan-out ; 43 ;
; Total fan-out ; 671 ;
; Average fan-out ; 6.51 ;
+----------------------+----------------------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 4.1 Build 181 06/29/2004 SJ Full Version
Info: Processing started: Sun Jun 19 10:39:44 2005
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off config_controller -c config_controller
Info: Found 2 design units, including 1 entities, in source file data_bit_counter.vhd
Info: Found design unit 1: data_bit_counter-SYN
Info: Found entity 1: data_bit_counter
Info: Found 2 design units, including 1 entities, in source file dclk_divider.vhd
Info: Found design unit 1: dclk_divider-SYN
Info: Found entity 1: dclk_divider
Info: Found 2 design units, including 1 entities, in source file shift_register.vhd
Info: Found design unit 1: shift_register-SYN
Info: Found entity 1: shift_register
Info: Found 2 design units, including 1 entities, in source file address_counter.vhd
Info: Found design unit 1: address_counter-SYN
Info: Found entity 1: address_counter
Info: Found 2 design units, including 1 entities, in source file config_controller.vhd
Info: Found design unit 1: config_controller-config
Info: Found entity 1: config_controller
Info: Found 1 design units, including 1 entities, in source file e:/quartus4.1/libraries/megafunctions/lpm_counter.tdf
Info: Found entity 1: lpm_counter
Info: Found 1 design units, including 1 entities, in source file e:/quartus4.1/libraries/megafunctions/lpm_shiftreg.tdf
Info: Found entity 1: lpm_shiftreg
Info: Registers with preset signals will power-up high
Warning: Output pins are stuck at VCC or GND
Warning: Pin pld_msel1 stuck at GND
Info: Promoted pin-driven signal(s) to global signal
Info: Promoted clock signal driven by pin cpld_clkosc to global clock signal
Info: Implemented 103 device resources after synthesis - the final resource count might be different
Info: Implemented 12 input pins
Info: Implemented 35 output pins
Info: Implemented 55 macrocells
Info: Implemented 1 shareable expanders
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 2 warnings
Info: Processing ended: Sun Jun 19 10:40:16 2005
Info: Elapsed time: 00:00:31
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -