sample.tan.summary
来自「运行在FPGA上的Verilog程序(实现对ADC的控制)...」· SUMMARY 代码 · 共 57 行
SUMMARY
57 行
--------------------------------------------------------------------------------------
Timing Analyzer Summary
--------------------------------------------------------------------------------------
Type : Worst-case tsu
Slack : N/A
Required Time : None
Actual Time : 5.823 ns
From : enable
To : current_state.state4
From Clock : --
To Clock : clk
Failed Paths : 0
Type : Worst-case tco
Slack : N/A
Required Time : None
Actual Time : 12.555 ns
From : dataOut[1]$latch
To : dataOut[1]
From Clock : clk
To Clock : --
Failed Paths : 0
Type : Worst-case th
Slack : N/A
Required Time : None
Actual Time : -0.139 ns
From : dataIn[4]
To : dataOut[4]$latch
From Clock : --
To Clock : clk
Failed Paths : 0
Type : Clock Setup: 'clk'
Slack : N/A
Required Time : None
Actual Time : Restricted to 275.03 MHz ( period = 3.636 ns )
From : current_state.state2
To : current_state.state3
From Clock : clk
To Clock : clk
Failed Paths : 0
Type : Total number of failed paths
Slack :
Required Time :
Actual Time :
From :
To :
From Clock :
To Clock :
Failed Paths : 0
--------------------------------------------------------------------------------------
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?