⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 led2.fit.rpt

📁 采用Verilog hdl编程语言实现led显示
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; 7                                           ; 2                           ;
; 8                                           ; 0                           ;
; 9                                           ; 0                           ;
; 10                                          ; 0                           ;
; 11                                          ; 0                           ;
; 12                                          ; 0                           ;
; 13                                          ; 0                           ;
; 14                                          ; 1                           ;
+---------------------------------------------+-----------------------------+


+-------------------------------------------------------------------------+
; Fitter Device Options                                                   ;
+----------------------------------------------+--------------------------+
; Option                                       ; Setting                  ;
+----------------------------------------------+--------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off                      ;
; Enable device-wide reset (DEV_CLRn)          ; Off                      ;
; Enable device-wide output enable (DEV_OE)    ; Off                      ;
; Enable INIT_DONE output                      ; Off                      ;
; Configuration scheme                         ; Passive Serial           ;
; Reserve all unused pins                      ; As output driving ground ;
; Base pin-out file on sameframe device        ; Off                      ;
+----------------------------------------------+--------------------------+


+----------------------------+
; Advanced Data - General    ;
+--------------------+-------+
; Name               ; Value ;
+--------------------+-------+
; Status Code        ; 0     ;
; Desired User Slack ; 0     ;
; Fit Attempts       ; 1     ;
+--------------------+-------+


+------------------------------------------------------------------------------------------+
; Advanced Data - Placement Preparation                                                    ;
+--------------------------------------------------------------------------------+---------+
; Name                                                                           ; Value   ;
+--------------------------------------------------------------------------------+---------+
; Auto Fit Point 1 - Fit Attempt 1                                               ; ff      ;
; Mid Wire Use - Fit Attempt 1                                                   ; 8       ;
; Mid Slack - Fit Attempt 1                                                      ; -10630  ;
; Internal Atom Count - Fit Attempt 1                                            ; 34      ;
; LE/ALM Count - Fit Attempt 1                                                   ; 34      ;
; LAB Count - Fit Attempt 1                                                      ; 8       ;
; Outputs per Lab - Fit Attempt 1                                                ; 3.000   ;
; Inputs per LAB - Fit Attempt 1                                                 ; 3.750   ;
; Global Inputs per LAB - Fit Attempt 1                                          ; 1.000   ;
; LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1       ; 0:8     ;
; LAB Constraint 'ce + sync load' - Fit Attempt 1                                ; 0:6;1:2 ;
; LAB Constraint 'non-global controls' - Fit Attempt 1                           ; 0:6;1:2 ;
; LAB Constraint 'un-route combination' - Fit Attempt 1                          ; 0:6;1:2 ;
; LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1                    ; 0:6;1:2 ;
; LAB Constraint 'un-route with async_clear' - Fit Attempt 1                     ; 0:6;1:2 ;
; LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1           ; 0:8     ;
; LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1             ; 0:8     ;
; LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1    ; 0:6;1:2 ;
; LAB Constraint 'global control signals' - Fit Attempt 1                        ; 1:8     ;
; LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1                    ; 1:7;2:1 ;
; LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1               ; 0:8     ;
; LAB Constraint 'aload_aclr pair' - Fit Attempt 1                               ; 1:8     ;
; LAB Constraint 'sload_sclear pair' - Fit Attempt 1                             ; 0:8     ;
; LAB Constraint 'invert_a constraint' - Fit Attempt 1                           ; 0:5;1:3 ;
; LAB Constraint 'has placement constraint' - Fit Attempt 1                      ; 0:8     ;
; LAB Constraint 'use of ADATA or SDATA by registers constraint' - Fit Attempt 1 ; 0:8     ;
; LEs in Chains - Fit Attempt 1                                                  ; 8       ;
; LEs in Long Chains - Fit Attempt 1                                             ; 0       ;
; LABs with Chains - Fit Attempt 1                                               ; 1       ;
; LABs with Multiple Chains - Fit Attempt 1                                      ; 0       ;
; Time - Fit Attempt 1                                                           ; 0       ;
+--------------------------------------------------------------------------------+---------+


+---------------------------------------------+
; Advanced Data - Placement                   ;
+------------------------------------+--------+
; Name                               ; Value  ;
+------------------------------------+--------+
; Auto Fit Point 2 - Fit Attempt 1   ; ff     ;
; Early Wire Use - Fit Attempt 1     ; 2      ;
; Early Slack - Fit Attempt 1        ; -12654 ;
; Auto Fit Point 3 - Fit Attempt 1   ; ff     ;
; Auto Fit Point 4 - Fit Attempt 1   ; ff     ;
; Mid Wire Use - Fit Attempt 1       ; 4      ;
; Mid Slack - Fit Attempt 1          ; -10177 ;
; Late Wire Use - Fit Attempt 1      ; 4      ;
; Late Slack - Fit Attempt 1         ; -10177 ;
; Peak Regional Wire - Fit Attempt 1 ; 0.000  ;
; Auto Fit Point 5 - Fit Attempt 1   ; ff     ;
; Time - Fit Attempt 1               ; 0      ;
+------------------------------------+--------+


+---------------------------------------------+
; Advanced Data - Routing                     ;
+-------------------------------------+-------+
; Name                                ; Value ;
+-------------------------------------+-------+
; Early Slack - Fit Attempt 1         ; -9366 ;
; Early Wire Use - Fit Attempt 1      ; 4     ;
; Peak Regional Wire - Fit Attempt 1  ; 4     ;
; Mid Slack - Fit Attempt 1           ; -9931 ;
; Late Slack - Fit Attempt 1          ; -9931 ;
; Late Wire Use - Fit Attempt 1       ; 4     ;
; Time - Fit Attempt 1                ; 0     ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.031 ;
+-------------------------------------+-------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 7.0 Build 33 02/05/2007 SJ Full Version
    Info: Processing started: Sun Mar 01 19:06:14 2009
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off LED2 -c LED2
Info: Selected device EPM240T100C5 for design "LED2"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
    Info: Device EPM240T100I5 is compatible
    Info: Device EPM570T100C5 is compatible
    Info: Device EPM570T100I5 is compatible
Info: Fitter is using the Classic Timing Analyzer
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
    Info: Assuming a global fmax requirement of 1000 MHz
    Info: Assuming a global tsu requirement of 2.0 ns
    Info: Assuming a global tco requirement of 1.0 ns
    Info: Assuming a global tpd requirement of 1.0 ns
Info: Completed User Assigned Global Signals Promotion Operation
Info: Automatically promoted signal "CLK" to use Global clock in PIN 12
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Started processing fast register assignments
Info: Finished processing fast register assignments
Info: Finished register packing: elapsed time is 00:00:00
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to register delay of 9.219 ns
    Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X5_Y3; Fanout = 2; REG Node = 'buffer[4]'
    Info: 2: + IC(2.041 ns) + CELL(1.244 ns) = 3.285 ns; Loc. = LAB_X4_Y2; Fanout = 3; COMB Node = 'Add0~126'
    Info: 3: + IC(0.000 ns) + CELL(1.234 ns) = 4.519 ns; Loc. = LAB_X4_Y2; Fanout = 2; COMB Node = 'Add0~129'
    Info: 4: + IC(2.074 ns) + CELL(0.200 ns) = 6.793 ns; Loc. = LAB_X3_Y1; Fanout = 16; COMB Node = 'Equal0~89'
    Info: 5: + IC(1.183 ns) + CELL(1.243 ns) = 9.219 ns; Loc. = LAB_X4_Y1; Fanout = 1; REG Node = 'b~reg0'
    Info: Total cell delay = 3.921 ns ( 42.53 % )
    Info: Total interconnect delay = 5.298 ns ( 57.47 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 3% of the available device resources. Peak interconnect usage is 3%
    Info: The peak interconnect region extends from location X0_Y0 to location X8_Y5
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
    Info: Optimizations that may affect the design's routability were skipped
    Info: Optimizations that may affect the design's timing were skipped
Warning: The Reserve All Unused Pins setting has not been specified, and will default to 'As output driving ground'.
Info: Quartus II Fitter was successful. 0 errors, 1 warning
    Info: Allocated 154 megabytes of memory during processing
    Info: Processing ended: Sun Mar 01 19:06:19 2009
    Info: Elapsed time: 00:00:05


+----------------------------+
; Fitter Suppressed Messages ;
+----------------------------+
The suppressed messages can be found in E:/张永顺/FPGA/助学活动/LED2/LED2.fit.smsg.


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -