📄 test_createspi.rpt
字号:
Total input pins required: 3
Total input I/O cell registers required: 0
Total output pins required: 4
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 240
Total flipflops required: 61
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 73/ 576 ( 12%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 8 8 8 8 4 8 0 7 0 0 6 7 0 8 7 8 8 0 2 2 2 0 2 8 8 119/0
B: 0 8 8 0 8 8 8 0 8 0 8 0 0 8 0 8 8 0 0 7 8 8 7 8 3 121/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 8 16 16 8 12 16 8 7 8 0 14 7 0 16 7 16 16 0 2 9 10 8 9 16 11 240/0
Device-Specific Information: d:\program\fpga\led driver\test_createspi.rpt
test_createspi
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
1 - - - -- INPUT G 0 0 0 0 clk
2 - - - -- INPUT 0 0 0 24 high
42 - - - -- INPUT 0 0 0 4 low
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\program\fpga\led driver\test_createspi.rpt
test_createspi
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
25 - - B -- OUTPUT 0 1 0 0 dirz
71 - - A -- OUTPUT 0 1 0 0 mosio
18 - - A -- OUTPUT 0 1 0 0 scko
19 - - A -- OUTPUT 0 1 0 0 write
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
Device-Specific Information: d:\program\fpga\led driver\test_createspi.rpt
test_createspi
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 5 - B 13 AND2 0 4 0 7 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:129
- 3 - B 09 AND2 0 3 0 6 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:137
- 8 - B 16 OR2 0 2 0 1 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:149
- 8 - B 20 OR2 0 3 0 1 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:150
- 4 - B 13 OR2 0 4 0 3 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:151
- 8 - B 06 OR2 0 2 0 1 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:152
- 6 - B 09 OR2 0 3 0 1 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:153
- 3 - B 11 OR2 0 3 0 1 |spidatasent:U1|lpm_add_sub:2495|addcore:adder|:155
- 2 - A 18 AND2 s 0 2 0 6 |spidatasent:U1|~16~1
- 3 - A 23 AND2 s 0 2 0 3 |spidatasent:U1|~16~2
- 2 - A 23 AND2 s 0 2 0 2 |spidatasent:U1|~16~3
- 1 - A 15 AND2 s 0 3 0 2 |spidatasent:U1|~16~4
- 6 - B 22 OR2 ! 0 4 0 20 |spidatasent:U1|:16
- 2 - B 13 AND2 0 3 0 2 |spidatasent:U1|:43
- 3 - B 22 AND2 s ! 0 2 0 3 |spidatasent:U1|~62~1
- 2 - B 19 AND2 s ! 0 2 0 1 |spidatasent:U1|~62~2
- 4 - B 19 OR2 s 0 4 0 1 |spidatasent:U1|~62~3
- 6 - B 19 OR2 0 3 0 16 |spidatasent:U1|:62
- 8 - B 03 OR2 0 3 0 1 |spidatasent:U1|:64
- 4 - B 22 OR2 ! 0 4 0 15 |spidatasent:U1|:72
- 4 - A 12 DFFE 0 5 0 9 |spidatasent:U1|count3 (|spidatasent:U1|:81)
- 7 - A 12 DFFE 0 4 0 2 |spidatasent:U1|count2 (|spidatasent:U1|:82)
- 6 - A 12 DFFE 0 3 0 3 |spidatasent:U1|count1 (|spidatasent:U1|:83)
- 5 - A 12 DFFE 0 2 0 4 |spidatasent:U1|count0 (|spidatasent:U1|:84)
- 2 - A 12 OR2 ! 0 4 0 31 |spidatasent:U1|:85
- 3 - B 13 OR2 s ! 0 3 0 4 |spidatasent:U1|~342~1
- 5 - B 22 OR2 s ! 0 3 0 1 |spidatasent:U1|~342~2
- 8 - B 22 AND2 0 4 0 16 |spidatasent:U1|:342
- 4 - B 07 OR2 0 4 0 3 |spidatasent:U1|:365
- 5 - B 11 OR2 0 3 0 3 |spidatasent:U1|:366
- 4 - B 09 OR2 0 4 0 3 |spidatasent:U1|:367
- 1 - B 06 OR2 0 3 0 3 |spidatasent:U1|:368
- 1 - B 21 OR2 0 3 0 2 |spidatasent:U1|:369
- 1 - B 20 OR2 0 4 0 2 |spidatasent:U1|:370
- 1 - B 16 OR2 0 3 0 3 |spidatasent:U1|:371
- 2 - B 15 AND2 s ! 0 4 0 2 |spidatasent:U1|~1060~1
- 7 - B 13 AND2 s 0 3 0 1 |spidatasent:U1|~1060~2
- 5 - B 15 OR2 s 0 3 0 1 |spidatasent:U1|~1060~3
- 6 - B 15 OR2 s 0 4 0 1 |spidatasent:U1|~1060~4
- 7 - B 15 OR2 s 0 4 0 1 |spidatasent:U1|~1060~5
- 8 - B 15 OR2 s 0 4 0 1 |spidatasent:U1|~1060~6
- 5 - B 23 AND2 s 0 2 0 2 |spidatasent:U1|~1060~7
- 6 - B 23 OR2 s 0 4 0 1 |spidatasent:U1|~1060~8
- 7 - B 23 OR2 s 0 4 0 1 |spidatasent:U1|~1060~9
- 1 - B 23 OR2 s 0 4 0 1 |spidatasent:U1|~1060~10
- 1 - B 15 OR2 0 4 0 17 |spidatasent:U1|:1060
- 4 - B 11 OR2 0 4 0 1 |spidatasent:U1|:1096
- 5 - B 09 OR2 0 4 0 1 |spidatasent:U1|:1098
- 4 - B 06 OR2 0 3 0 1 |spidatasent:U1|:1099
- 5 - B 21 OR2 0 3 0 1 |spidatasent:U1|:1100
- 4 - B 20 OR2 0 4 0 1 |spidatasent:U1|:1101
- 4 - B 16 OR2 0 3 0 1 |spidatasent:U1|:1102
- 8 - B 11 OR2 0 4 0 1 |spidatasent:U1|:1105
- 1 - B 13 AND2 s 0 4 0 2 |spidatasent:U1|~1113~1
- 6 - B 13 OR2 ! 0 3 0 14 |spidatasent:U1|:1113
- 6 - B 24 AND2 0 2 0 1 |spidatasent:U1|:1158
- 7 - B 19 AND2 s 0 2 0 2 |spidatasent:U1|~1379~1
- 1 - B 19 OR2 s ! 0 4 0 1 |spidatasent:U1|~1379~2
- 3 - B 23 AND2 s ! 0 4 0 1 |spidatasent:U1|~1379~3
- 4 - B 23 OR2 s ! 0 4 0 1 |spidatasent:U1|~1379~4
- 2 - B 23 AND2 s ! 0 3 0 2 |spidatasent:U1|~1379~5
- 8 - B 23 OR2 s ! 0 4 0 1 |spidatasent:U1|~1379~6
- 5 - B 19 OR2 0 3 0 17 |spidatasent:U1|:1379
- 2 - B 22 OR2 s ! 0 3 0 3 |spidatasent:U1|~1419~1
- 1 - B 22 OR2 ! 0 4 0 15 |spidatasent:U1|:1419
- 3 - B 19 AND2 s 0 2 0 4 |spidatasent:U1|~1685~1
- 3 - B 15 AND2 s ! 0 3 0 1 |spidatasent:U1|~1685~2
- 4 - B 15 OR2 0 4 0 14 |spidatasent:U1|:1685
- 2 - B 07 OR2 s 0 2 0 1 |spidatasent:U1|~1725~1
- 8 - B 13 OR2 s 0 4 0 1 |spidatasent:U1|~1725~2
- 3 - B 07 OR2 ! 0 4 0 2 |spidatasent:U1|:1725
- 5 - B 07 OR2 0 4 0 1 |spidatasent:U1|:1767
- 1 - B 02 OR2 0 4 0 1 |spidatasent:U1|:1774
- 6 - B 11 OR2 0 4 0 1 |spidatasent:U1|:1784
- 2 - B 06 OR2 0 4 0 1 |spidatasent:U1|:1786
- 3 - B 21 OR2 s 0 3 0 1 |spidatasent:U1|~1787~1
- 2 - B 20 OR2 s 0 3 0 1 |spidatasent:U1|~1788~1
- 2 - B 16 OR2 0 4 0 1 |spidatasent:U1|:1789
- 2 - B 02 OR2 0 3 0 1 |spidatasent:U1|:1790
- 1 - B 03 OR2 0 4 0 1 |spidatasent:U1|:1793
- 7 - B 07 OR2 0 4 0 1 |spidatasent:U1|:1799
- 4 - B 21 OR2 0 4 0 1 |spidatasent:U1|:1803
- 3 - B 20 OR2 0 4 0 1 |spidatasent:U1|:1804
- 4 - B 02 OR2 0 4 0 1 |spidatasent:U1|:1806
- 3 - B 16 OR2 0 4 0 1 |spidatasent:U1|:1813
- 2 - B 03 OR2 s 0 3 0 1 |spidatasent:U1|~1817~1
- 3 - B 06 OR2 s 0 3 0 1 |spidatasent:U1|~1818~1
- 5 - B 02 OR2 0 3 0 1 |spidatasent:U1|:1822
- 7 - B 11 OR2 0 4 0 1 |spidatasent:U1|:1824
- 8 - B 07 OR2 0 4 0 1 |spidatasent:U1|:1831
- 4 - B 03 OR2 0 4 0 1 |spidatasent:U1|:1833
- 5 - B 06 OR2 0 4 0 1 |spidatasent:U1|:1834
- 6 - B 21 OR2 0 4 0 1 |spidatasent:U1|:1835
- 5 - B 20 OR2 0 4 0 1 |spidatasent:U1|:1836
- 5 - B 16 OR2 0 4 0 1 |spidatasent:U1|:1837
- 6 - B 02 OR2 0 4 0 1 |spidatasent:U1|:1838
- 2 - B 11 OR2 0 4 0 1 |spidatasent:U1|:1848
- 7 - B 02 OR2 0 4 0 1 |spidatasent:U1|:1854
- 7 - B 16 OR2 0 4 0 1 |spidatasent:U1|:1869
- 8 - B 02 OR2 0 3 0 1 |spidatasent:U1|:1870
- 3 - B 03 AND2 s 0 2 0 6 |spidatasent:U1|~1871~1
- 1 - B 07 OR2 0 4 0 1 |spidatasent:U1|:1871
- 6 - B 03 OR2 0 4 0 1 |spidatasent:U1|:1873
- 7 - B 06 OR2 0 4 0 1 |spidatasent:U1|:1874
- 7 - B 21 OR2 0 4 0 1 |spidatasent:U1|:1875
- 6 - B 20 OR2 0 4 0 1 |spidatasent:U1|:1876
- 1 - B 11 DFFE + 0 4 0 14 |spidatasent:U1|init7 (|spidatasent:U1|:1903)
- 5 - B 03 DFFE + 0 4 0 22 |spidatasent:U1|init6 (|spidatasent:U1|:1904)
- 7 - B 03 DFFE + 0 4 0 18 |spidatasent:U1|init5 (|spidatasent:U1|:1905)
- 6 - B 06 DFFE + 0 4 0 20 |spidatasent:U1|init4 (|spidatasent:U1|:1906)
- 2 - B 21 DFFE + 0 4 0 12 |spidatasent:U1|init3 (|spidatasent:U1|:1907)
- 7 - B 20 DFFE + 0 4 0 14 |spidatasent:U1|init2 (|spidatasent:U1|:1908)
- 6 - B 16 DFFE + 0 4 0 18 |spidatasent:U1|init1 (|spidatasent:U1|:1909)
- 3 - B 02 DFFE + 0 4 0 24 |spidatasent:U1|init0 (|spidatasent:U1|:1910)
- 1 - B 05 OR2 0 4 0 1 |spidatasent:U1|:1953
- 2 - B 05 OR2 0 4 0 1 |spidatasent:U1|:1957
- 3 - B 05 OR2 0 4 0 1 |spidatasent:U1|:1961
- 4 - B 05 OR2 0 4 0 1 |spidatasent:U1|:1965
- 7 - B 05 DFFE + 0 3 1 4 |spidatasent:U1|xwrite (|spidatasent:U1|:1970)
- 6 - A 01 DFFE + 0 3 0 3 |spidatasent:U1|xaddress1 (|spidatasent:U1|:2072)
- 5 - A 01 DFFE + 0 3 0 3 |spidatasent:U1|xaddress0 (|spidatasent:U1|:2073)
- 2 - B 09 AND2 s 0 2 0 6 |spidatasent:U1|~2113~1
- 4 - A 14 OR2 s 0 3 0 1 |spidatasent:U1|~2430~1
- 5 - A 14 OR2 s 0 4 0 1 |spidatasent:U1|~2430~2
- 4 - A 23 OR2 s 0 4 0 1 |spidatasent:U1|~2431~1
- 6 - A 23 OR2 s 0 4 0 1 |spidatasent:U1|~2431~2
- 7 - A 23 OR2 s 0 4 0 1 |spidatasent:U1|~2431~3
- 3 - A 18 OR2 s 0 3 0 3 |spidatasent:U1|~2431~4
- 8 - A 23 OR2 s 0 4 0 1 |spidatasent:U1|~2431~5
- 2 - A 15 OR2 s 0 4 0 1 |spidatasent:U1|~2432~1
- 3 - A 15 OR2 s 0 4 0 1 |spidatasent:U1|~2432~2
- 5 - A 23 OR2 s 0 4 0 1 |spidatasent:U1|~2432~3
- 5 - A 15 OR2 s 0 4 0 1 |spidatasent:U1|~2432~4
- 6 - A 14 OR2 s 0 3 0 1 |spidatasent:U1|~2434~1
- 7 - A 14 OR2 s 0 4 0 1 |spidatasent:U1|~2434~2
- 1 - A 22 OR2 s 0 3 0 1 |spidatasent:U1|~2436~1
- 5 - A 22 AND2 s 0 3 0 3 |spidatasent:U1|~2436~2
- 1 - A 24 OR2 s 0 3 0 1 |spidatasent:U1|~2436~3
- 3 - A 24 OR2 s 0 4 0 3 |spidatasent:U1|~2436~4
- 2 - A 24 OR2 s 0 4 0 1 |spidatasent:U1|~2436~5
- 4 - A 01 OR2 s 0 2 0 5 |spidatasent:U1|~2436~6
- 4 - A 24 OR2 s 0 4 0 1 |spidatasent:U1|~2436~7
- 7 - B 09 OR2 s 0 4 0 1 |spidatasent:U1|~2437~1
- 8 - B 09 OR2 s 0 4 0 1 |spidatasent:U1|~2437~2
- 1 - B 09 OR2 s 0 4 0 4 |spidatasent:U1|~2437~3
- 2 - B 24 OR2 s 0 3 0 1 |spidatasent:U1|~2443~1
- 1 - B 24 OR2 s 0 4 0 1 |spidatasent:U1|~2443~2
- 7 - A 15 OR2 s 0 4 0 1 |spidatasent:U1|~2443~3
- 6 - A 24 OR2 s 0 4 0 1 |spidatasent:U1|~2443~4
- 8 - A 24 OR2 s 0 3 0 1 |spidatasent:U1|~2443~5
- 8 - A 15 OR2 s 0 4 0 1 |spidatasent:U1|~2443~6
- 2 - A 01 DFFE + 0 3 0 4 |spidatasent:U1|xdout7 (|spidatasent:U1|:2445)
- 1 - A 14 DFFE + 0 4 0 5 |spidatasent:U1|xdout6 (|spidatasent:U1|:2446)
- 1 - A 23 DFFE + 0 4 0 6 |spidatasent:U1|xdout5 (|spidatasent:U1|:2447)
- 4 - A 15 DFFE + 0 4 0 5 |spidatasent:U1|xdout4 (|spidatasent:U1|:2448)
- 7 - A 03 DFFE + 0 3 0 2 |spidatasent:U1|xdout3 (|spidatasent:U1|:2449)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -