⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 watch.csf.qmsg

📁 可以实现时间调节
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.0 Build 190 1/28/2004 SJ Full Version " "Info: Version 4.0 Build 190 1/28/2004 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Wed Dec 03 14:39:56 2008 " "Info: Processing started: Wed Dec 03 14:39:56 2008" {  } {  } 0}  } {  } 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --import_settings_files=on --export_settings_files=off watch -c watch " "Info: Command: quartus_map --import_settings_files=on --export_settings_files=off watch -c watch" {  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "act.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file act.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 act-fun " "Info: Found design unit 1: act-fun" {  } { { "E:/王明/shiyan10/act.vhd" "act-fun" "" { Text "E:/王明/shiyan10/act.vhd" 16 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 act " "Info: Found entity 1: act" {  } { { "E:/王明/shiyan10/act.vhd" "act" "" { Text "E:/王明/shiyan10/act.vhd" 5 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "any_even.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file any_even.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 any_even-div1 " "Info: Found design unit 1: any_even-div1" {  } { { "E:/王明/shiyan10/any_even.vhd" "any_even-div1" "" { Text "E:/王明/shiyan10/any_even.vhd" 13 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 any_even " "Info: Found entity 1: any_even" {  } { { "E:/王明/shiyan10/any_even.vhd" "any_even" "" { Text "E:/王明/shiyan10/any_even.vhd" 6 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "minute.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file minute.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 minute-fun " "Info: Found design unit 1: minute-fun" {  } { { "E:/王明/shiyan10/minute.vhd" "minute-fun" "" { Text "E:/王明/shiyan10/minute.vhd" 15 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 minute " "Info: Found entity 1: minute" {  } { { "E:/王明/shiyan10/minute.vhd" "minute" "" { Text "E:/王明/shiyan10/minute.vhd" 5 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "msecond.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file msecond.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 msecond-fun " "Info: Found design unit 1: msecond-fun" {  } { { "E:/王明/shiyan10/msecond.vhd" "msecond-fun" "" { Text "E:/王明/shiyan10/msecond.vhd" 11 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 msecond " "Info: Found entity 1: msecond" {  } { { "E:/王明/shiyan10/msecond.vhd" "msecond" "" { Text "E:/王明/shiyan10/msecond.vhd" 5 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "second.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file second.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 second-fun " "Info: Found design unit 1: second-fun" {  } { { "E:/王明/shiyan10/second.vhd" "second-fun" "" { Text "E:/王明/shiyan10/second.vhd" 15 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 second " "Info: Found entity 1: second" {  } { { "E:/王明/shiyan10/second.vhd" "second" "" { Text "E:/王明/shiyan10/second.vhd" 5 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "watch.vhd 2 1 " "Info: Found 2 design units and 1 entities in source file watch.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 watch-behave " "Info: Found design unit 1: watch-behave" {  } { { "E:/王明/shiyan10/watch.vhd" "watch-behave" "" { Text "E:/王明/shiyan10/watch.vhd" 21 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 watch " "Info: Found entity 1: watch" {  } { { "E:/王明/shiyan10/watch.vhd" "watch" "" { Text "E:/王明/shiyan10/watch.vhd" 6 -1 0 } }  } 0}  } {  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "set_clk minute.vhd(53) " "Warning: VHDL Process Statement warning at minute.vhd(53): signal set_clk is in statement, but is not in sensitivity list" {  } { { "E:/vdhl试验/watch/minute.vhd" "" "" { Text "E:/vdhl试验/watch/minute.vhd" 53 0 0 } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "set_hour minute.vhd(72) " "Warning: VHDL Process Statement warning at minute.vhd(72): signal set_hour is in statement, but is not in sensitivity list" {  } { { "E:/vdhl试验/watch/minute.vhd" "" "" { Text "E:/vdhl试验/watch/minute.vhd" 72 0 0 } }  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -