📄 clock.rpp.talkback.xml
字号:
</row>
<row>
<option>Allow Any ROM Size For Recognition</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Allow Any Shift Register Size For Recognition</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Maximum Number of M4K Memory Blocks</option>
<setting>-1</setting>
<default_value>-1</default_value>
</row>
<row>
<option>Ignore translate_off and translate_on Synthesis Directives</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Show Parameter Settings Tables in Synthesis Report</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Ignore Maximum Fan-Out Assignments</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Retiming Meta-Stability Register Sequence Length</option>
<setting>2</setting>
<default_value>2</default_value>
</row>
<row>
<option>PowerPlay Power Optimization</option>
<setting>Normal compilation</setting>
<default_value>Normal compilation</default_value>
</row>
<row>
<option>HDL message level</option>
<setting>Level2</setting>
<default_value>Level2</default_value>
</row>
</analysis___synthesis_settings>
<assembler_settings>
<row>
<option>Use smart compilation</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Serial Vector Format File (.svf) for Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate a JEDEC STAPL Format File (.jam) for Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Generate compressed bitstreams</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Compression mode</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Clock source for configuration device</option>
<setting>Internal</setting>
<default_value>Internal</default_value>
</row>
<row>
<option>Clock frequency of the configuration device</option>
<setting units="MHz">10</setting>
<default_value units="MHz">10</default_value>
</row>
<row>
<option>Divide clock frequency by</option>
<setting>1</setting>
<default_value>1</default_value>
</row>
<row>
<option>JTAG user code for target device</option>
<setting>Ffffffff</setting>
<default_value>Ffffffff</default_value>
</row>
<row>
<option>Configuration device</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>JTAG user code for configuration device</option>
<setting>Ffffffff</setting>
<default_value>Ffffffff</default_value>
</row>
<row>
<option>Configuration device auto user code</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Tabular Text File (.ttf) For Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Raw Binary File (.rbf) For Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Hexadecimal Output File start address</option>
<setting>0</setting>
<default_value>0</default_value>
</row>
<row>
<option>Hexadecimal Output File count direction</option>
<setting>Up</setting>
<default_value>Up</default_value>
</row>
<row>
<option>Release clears before tri-states</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto-restart configuration after error</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Always Enable Input Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Maintain Compatibility with All Cyclone II M4K Versions</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
</assembler_settings>
<general_register_statistics>
<row>
<statistic>Total registers</statistic>
<value>63</value>
</row>
<row>
<statistic>Number of registers using Synchronous Clear</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Synchronous Load</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Clear</statistic>
<value>38</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Load</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Clock Enable</statistic>
<value>10</value>
</row>
<row>
<statistic>Number of registers using Preset</statistic>
<value>0</value>
</row>
</general_register_statistics>
<clock_settings_summary>
<row>
<clock_node_name>CLK</clock_node_name>
<type>User Pin</type>
<fmax_requirement>None</fmax_requirement>
<early_latency units="ns">0.000</early_latency>
<late_latency units="ns">0.000</late_latency>
<multiply_base_fmax_by>N/A</multiply_base_fmax_by>
<divide_base_fmax_by>N/A</divide_base_fmax_by>
<offset>N/A</offset>
</row>
<row>
<clock_node_name>KEY_CHANGE</clock_node_name>
<type>User Pin</type>
<fmax_requirement>None</fmax_requirement>
<early_latency units="ns">0.000</early_latency>
<late_latency units="ns">0.000</late_latency>
<multiply_base_fmax_by>N/A</multiply_base_fmax_by>
<divide_base_fmax_by>N/A</divide_base_fmax_by>
<offset>N/A</offset>
</row>
<row>
<clock_node_name>KEY_MODE</clock_node_name>
<type>User Pin</type>
<fmax_requirement>None</fmax_requirement>
<early_latency units="ns">0.000</early_latency>
<late_latency units="ns">0.000</late_latency>
<multiply_base_fmax_by>N/A</multiply_base_fmax_by>
<divide_base_fmax_by>N/A</divide_base_fmax_by>
<offset>N/A</offset>
</row>
</clock_settings_summary>
<input_pins>
<row>
<name>CLK</name>
<pin__>B12</pin__>
<i_o_bank>4</i_o_bank>
<x_coordinate>31</x_coordinate>
<y_coordinate>36</y_coordinate>
<cell_number>0</cell_number>
<combinational_fan_out>1</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
</row>
<row>
<name>KEY_CHANGE</name>
<pin__>AB15</pin__>
<i_o_bank>7</i_o_bank>
<x_coordinate>44</x_coordinate>
<y_coordinate>0</y_coordinate>
<cell_number>3</cell_number>
<combinational_fan_out>3</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
</row>
<row>
<name>KEY_MODE</name>
<pin__>AB14</pin__>
<i_o_bank>7</i_o_bank>
<x_coordinate>42</x_coordinate>
<y_coordinate>0</y_coordinate>
<cell_number>1</cell_number>
<combinational_fan_out>2</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
</row>
<row>
<name>RESET</name>
<pin__>AB13</pin__>
<i_o_bank>7</i_o_bank>
<x_coordinate>37</x_coordinate>
<y_coordinate>0</y_coordinate>
<cell_number>2</cell_number>
<combinational_fan_out>38</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
</row>
</input_pins>
<output_pins>
<row>
<name>disp[0]</name>
<pin__>R20</pin__>
<i_o_bank>6</i_o_bank>
<x_coordinate>65</x_coordinate>
<y_coordinate>14</y_coordinate>
<cell_number>2</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
</row>
<row>
<name>disp[1]</name>
<pin__>G20</pin__>
<i_o_bank>5</i_o_bank>
<x_coordinate>65</x_coordinate>
<y_coordinate>31</y_coordinate>
<cell_number>2</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
</row>
<row>
<name>disp[2]</name>
<pin__>C16</pin__>
<i_o_bank>4</i_o_bank>
<x_coordinate>55</x_coordinate>
<y_coordinate>36</y_coordinate>
<cell_number>0</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
</row>
<row>
<name>disp[3]</name>
<pin__>C10</pin__>
<i_o_bank>3</i_o_bank>
<x_coordinate>22</x_coordinate>
<y_coordinate>36</y_coordinate>
<cell_number>0</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
</row>
<row>
<name>disp[4]</name>
<pin__>F4</pin__>
<i_o_bank>2</i_o_bank>
<x_coordinate>0</x_coordinate>
<y_coordinate>31</y_coordinate>
<cell_number>0</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
</row>
<row>
<name>disp[5]</name>
<pin__>P3</pin__>
<i_o_bank>1</i_o_bank>
<x_coordinate>0</x_coordinate>
<y_coordinate>14</y_coordinate>
<cell_number>2</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
<load units="pF">0</load>
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -