⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 filter.fit.qmsg

📁 基于FPGA的uart控制器
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 148 04/26/2005 SJ Full Version " "Info: Version 5.0 Build 148 04/26/2005 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Jun 09 17:21:35 2007 " "Info: Processing started: Sat Jun 09 17:21:35 2007" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off filter -c filter " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off filter -c filter" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "filter EP1C3T144C8 " "Info: Selected device EP1C3T144C8 for design \"filter\"" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C6T144C8 " "Info: Device EP1C6T144C8 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "4 4 " "Info: No exact pin location assignment(s) for 4 pins of 4 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rxd_sync " "Info: Pin rxd_sync not assigned to an exact location on the device" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 10 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "rxd_sync" } } } } { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "" { rxd_sync } "NODE_NAME" } "" } } { "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" "" { rxd_sync } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rxd " "Info: Pin rxd not assigned to an exact location on the device" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 9 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "rxd" } } } } { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "" { rxd } "NODE_NAME" } "" } } { "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" "" { rxd } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "baud_clk " "Info: Pin baud_clk not assigned to an exact location on the device" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 7 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "baud_clk" } } } } { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "" { baud_clk } "NODE_NAME" } "" } } { "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" "" { baud_clk } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "rst " "Info: Pin rst not assigned to an exact location on the device" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 8 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "rst" } } } } { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "" { rst } "NODE_NAME" } "" } } { "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/filter.fld" "" "" { rst } "NODE_NAME" } }  } 0}  } {  } 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_GLOBAL_LINES_NEEDED_FOR_TORNADO_DQS" "0 " "Info: DQS I/O pins require 0 global routing resources." {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "baud_clk Global clock in PIN 17 " "Info: Automatically promoted signal \"baud_clk\" to use Global clock in PIN 17" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 7 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "rst Global clock in PIN 16 " "Info: Automatically promoted signal \"rst\" to use Global clock in PIN 16" {  } { { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 8 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_RAM_PACKING" "" "Info: Finished moving registers into I/O cells, LUTs, and RAM blocks" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement " "Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "2 unused 3.30 1 1 0 " "Info: Number of I/O pins in group: 2 (unused VREF, 3.30 VCCIO, 1 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "LVTTL. " "Info: I/O standards used: LVTTL." {  } {  } 0}  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "Info: I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Info: Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use unused 4 18 " "Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 4 total pin(s) used --  18 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use unused 0 28 " "Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  28 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use unused 0 26 " "Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  26 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use unused 0 28 " "Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  28 pins available" {  } {  } 0}  } {  } 0}  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "0.936 ns register register " "Info: Estimated most critical path is register to register delay of 0.936 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns samples\[0\] 1 REG LAB_X2_Y1 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X2_Y1; Fanout = 1; REG Node = 'samples\[0\]'" {  } { { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "" { samples[0] } "NODE_NAME" } "" } } { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 22 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.627 ns) + CELL(0.309 ns) 0.936 ns rxd_sync~reg0 2 REG LAB_X2_Y1 2 " "Info: 2: + IC(0.627 ns) + CELL(0.309 ns) = 0.936 ns; Loc. = LAB_X2_Y1; Fanout = 2; REG Node = 'rxd_sync~reg0'" {  } { { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "0.936 ns" { samples[0] rxd_sync~reg0 } "NODE_NAME" } "" } } { "filter.vhd" "" { Text "E:/毕业设计勿删/zhangguang/linshi/filter/filter.vhd" 24 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.309 ns 33.01 % " "Info: Total cell delay = 0.309 ns ( 33.01 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.627 ns 66.99 % " "Info: Total interconnect delay = 0.627 ns ( 66.99 % )" {  } {  } 0}  } { { "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" "" { Report "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter_cmp.qrpt" Compiler "filter" "UNKNOWN" "V1" "E:/毕业设计勿删/zhangguang/linshi/filter/db/filter.quartus_db" { Floorplan "E:/毕业设计勿删/zhangguang/linshi/filter/" "" "0.936 ns" { samples[0] rxd_sync~reg0 } "NODE_NAME" } "" } }  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sat Jun 09 17:21:39 2007 " "Info: Processing ended: Sat Jun 09 17:21:39 2007" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -