bed_7seg.rpt
来自「简单的CPU设计数字系统实验」· RPT 代码 · 共 531 行 · 第 1/2 页
RPT
531 行
- 6 - B 01 OR2 4 0 1 0 :24
- 1 - B 01 OR2 4 0 1 0 :25
- 5 - B 01 OR2 4 0 1 0 :26
- 2 - B 01 OR2 4 0 1 0 :27
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register
Device-Specific Information: d:\maxplus2\07\bed_7seg.rpt
bed_7seg
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
B: 4/ 96( 4%) 3/ 48( 6%) 0/ 48( 0%) 0/16( 0%) 7/16( 43%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\maxplus2\07\bed_7seg.rpt
bed_7seg
** EQUATIONS **
IN0 : INPUT;
IN1 : INPUT;
IN2 : INPUT;
IN3 : INPUT;
-- Node name is 'a'
-- Equation name is 'a', type is output
a = _LC8_B1;
-- Node name is 'b'
-- Equation name is 'b', type is output
b = _LC3_B1;
-- Node name is 'c'
-- Equation name is 'c', type is output
c = _LC4_B1;
-- Node name is 'd'
-- Equation name is 'd', type is output
d = _LC6_B1;
-- Node name is 'e'
-- Equation name is 'e', type is output
e = _LC1_B1;
-- Node name is 'f'
-- Equation name is 'f', type is output
f = _LC5_B1;
-- Node name is 'g'
-- Equation name is 'g', type is output
g = _LC2_B1;
-- Node name is ':2'
-- Equation name is '_LC8_B1', type is buried
_LC8_B1 = LCELL( _EQ001);
_EQ001 = IN1 & IN2
# !IN1 & !IN2 & IN3
# !IN0 & IN3
# !IN0 & IN1
# IN1 & !IN3
# IN0 & IN2 & !IN3
# !IN0 & !IN2;
-- Node name is ':22'
-- Equation name is '_LC3_B1', type is buried
_LC3_B1 = LCELL( _EQ002);
_EQ002 = !IN1 & !IN2
# !IN0 & !IN2
# IN0 & !IN1 & IN3
# !IN0 & !IN1 & !IN3
# IN0 & IN1 & !IN3
# !IN2 & !IN3;
-- Node name is ':23'
-- Equation name is '_LC4_B1', type is buried
_LC4_B1 = LCELL( _EQ003);
_EQ003 = IN0 & !IN1
# !IN2 & IN3
# !IN1 & !IN3
# IN2 & !IN3
# IN0 & !IN3;
-- Node name is ':24'
-- Equation name is '_LC6_B1', type is buried
_LC6_B1 = LCELL( _EQ004);
_EQ004 = IN1 & !IN2 & !IN3
# !IN0 & !IN2 & !IN3
# !IN0 & IN1 & !IN3
# IN0 & !IN1 & IN2
# !IN0 & !IN1 & !IN2
# IN0 & IN1 & !IN2
# !IN1 & IN2 & IN3
# !IN0 & IN2 & IN3;
-- Node name is ':25'
-- Equation name is '_LC1_B1', type is buried
_LC1_B1 = LCELL( _EQ005);
_EQ005 = IN1 & IN3
# IN2 & IN3
# !IN0 & IN3
# !IN0 & IN1
# !IN0 & !IN2;
-- Node name is ':26'
-- Equation name is '_LC5_B1', type is buried
_LC5_B1 = LCELL( _EQ006);
_EQ006 = IN1 & IN3
# !IN2 & IN3
# !IN0 & IN3
# !IN1 & IN2 & !IN3
# !IN0 & !IN1
# !IN0 & IN2;
-- Node name is ':27'
-- Equation name is '_LC2_B1', type is buried
_LC2_B1 = LCELL( _EQ007);
_EQ007 = IN1 & IN3
# !IN2 & IN3
# IN0 & IN3
# IN1 & !IN2
# !IN0 & IN1
# !IN1 & IN2 & !IN3
# !IN0 & IN2 & !IN3;
Project Information d:\maxplus2\07\bed_7seg.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:01
Partitioner 00:00:00
Fitter 00:00:02
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:03
Memory Allocated
-----------------
Peak memory allocated during compilation = 16,887K
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?