⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 decoder.par

📁 清华大学verilog hdl源码例子
💻 PAR
字号:
Release 6.2i Par G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.TOMWANG::  Fri Feb 24 01:48:56 2006C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 decoder_map.ncd
decoder.ncd decoder.pcf Constraints file: decoder.pcfLoading device database for application Par from file "decoder_map.ncd".   "decoder" is an NCD, version 2.38, device xc2s200, package pq208, speed -6Loading device for application Par from file 'v200.nph' in environment
C:/Xilinx.Device speed data version:  PRODUCTION 1.27 2003-12-13.Resolved that IOB <OUT<0>> must be placed at site P33.Resolved that IOB <OUT<1>> must be placed at site P30.Resolved that IOB <OUT<2>> must be placed at site P27.Resolved that IOB <OUT<3>> must be placed at site P23.Resolved that IOB <OUT<4>> must be placed at site P21.Resolved that IOB <OUT<5>> must be placed at site P18.Resolved that IOB <OUT<6>> must be placed at site P16.Resolved that IOB <OUT<7>> must be placed at site P14.Resolved that IOB <IN<0>> must be placed at site P163.Resolved that IOB <IN<1>> must be placed at site P161.Resolved that IOB <IN<2>> must be placed at site P109.Device utilization summary:   Number of External IOBs            11 out of 140     7%      Number of LOCed External IOBs   11 out of 11    100%   Number of SLICEs                    4 out of 2352    1%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:98969d) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:990ee8) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file decoder.ncd.Total REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 0 secs Phase 1: 32 unrouted;       REAL time: 2 secs Phase 2: 32 unrouted;       REAL time: 2 secs Phase 3: 7 unrouted;       REAL time: 2 secs Phase 4: 0 unrouted;       REAL time: 2 secs Total REAL time to Router completion: 2 secs Total CPU time to Router completion: 1 secs Generating "par" statistics.   The Delay Summary Report   The SCORE FOR THIS DESIGN is: 415The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        3.591   The MAXIMUM PIN DELAY IS:                               5.078   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   2.790   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 6.00  d >= 6.00   ---------   ---------   ---------   ---------   ---------   ---------           0           4           4          14          10           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage:  50 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file decoder.ncd.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -