⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 spi_master.asm.rpt

📁 AN485_CH-MAX II CPLD 中的串行外设接口主机(verilog SPI)
💻 RPT
字号:
Assembler report for SPI_Master
Thu Nov 22 16:42:07 2007
Quartus II Version 7.2 Build 151 09/26/2007 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Assembler Summary
  3. Assembler Settings
  4. Assembler Generated Files
  5. Assembler Device Options: D:/Altera/MAXIIZ update/Design example/AN485/quartus/SPI_Master.pof
  6. Assembler INI Usage
  7. Assembler Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+---------------------------------------------------------------+
; Assembler Summary                                             ;
+-----------------------+---------------------------------------+
; Assembler Status      ; Successful - Thu Nov 22 16:42:07 2007 ;
; Revision Name         ; SPI_Master                            ;
; Top-level Entity Name ; SPI_Master                            ;
; Family                ; MAX II                                ;
; Device                ; EPM240GT100C3                         ;
+-----------------------+---------------------------------------+


+---------------------------------------------------------------------------------------------------------+
; Assembler Settings                                                                                      ;
+-----------------------------------------------------------------------------+-----------+---------------+
; Option                                                                      ; Setting   ; Default Value ;
+-----------------------------------------------------------------------------+-----------+---------------+
; Use smart compilation                                                       ; Off       ; Off           ;
; Maximum processors allowed for parallel compilation                         ; 1         ; 1             ;
; Compression mode                                                            ; Off       ; Off           ;
; Clock source for configuration device                                       ; Internal  ; Internal      ;
; Clock frequency of the configuration device                                 ; 10 MHZ    ; 10 MHz        ;
; Divide clock frequency by                                                   ; 1         ; 1             ;
; JTAG user code for target device                                            ; Ffffffff  ; Ffffffff      ;
; Auto user code                                                              ; Off       ; Off           ;
; Security bit                                                                ; Off       ; Off           ;
; Configuration device                                                        ; Auto      ; Auto          ;
; JTAG user code for configuration device                                     ; Ffffffff  ; Ffffffff      ;
; Configuration device auto user code                                         ; Off       ; Off           ;
; Generate Tabular Text File (.ttf) For Target Device                         ; Off       ; Off           ;
; Generate Raw Binary File (.rbf) For Target Device                           ; Off       ; Off           ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device ; Off       ; Off           ;
; Hexadecimal Output File start address                                       ; 0         ; 0             ;
; Hexadecimal Output File count direction                                     ; Up        ; Up            ;
; Generate Serial Vector Format File (.svf) for Target Device                 ; Off       ; Off           ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device                 ; Off       ; Off           ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off       ; Off           ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; On        ; On            ;
; In-System Programming Default Clamp State                                   ; Tri-state ; Tri-state     ;
+-----------------------------------------------------------------------------+-----------+---------------+


+---------------------------------------------------------------------+
; Assembler Generated Files                                           ;
+---------------------------------------------------------------------+
; File Name                                                           ;
+---------------------------------------------------------------------+
; D:/Altera/MAXIIZ update/Design example/AN485/quartus/SPI_Master.pof ;
+---------------------------------------------------------------------+


+-----------------------------------------------------------------------------------------------+
; Assembler Device Options: D:/Altera/MAXIIZ update/Design example/AN485/quartus/SPI_Master.pof ;
+----------------+------------------------------------------------------------------------------+
; Option         ; Setting                                                                      ;
+----------------+------------------------------------------------------------------------------+
; Device         ; EPM240GT100C3                                                                ;
; JTAG usercode  ; 0xFFFFFFFF                                                                   ;
; Checksum       ; 0x0018683B                                                                   ;
+----------------+------------------------------------------------------------------------------+


+----------------------------------------------------------------+
; Assembler INI Usage                                            ;
+----------------------+-----------------------------------------+
; Option               ; Usage                                   ;
+----------------------+-----------------------------------------+
; Initialization file: ; c:/altera/72_cc/quartus/bin/quartus.ini ;
; debug_msg            ; OFF                                     ;
+----------------------+-----------------------------------------+


+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
    Info: Version 7.2 Build 151 09/26/2007 SJ Full Version
    Info: Processing started: Thu Nov 22 16:42:04 2007
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off SPI_Master -c SPI_Master
Info: Writing out detailed assembly data for power analysis
Info: Assembler is generating device programming files
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
    Info: Allocated 129 megabytes of memory during processing
    Info: Processing ended: Thu Nov 22 16:42:07 2007
    Info: Elapsed time: 00:00:03


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -