⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 seltime_dc.rpt

📁 个人设计的基于VHDL的数字电子日历 在MAX+PLUSH软件平台上编译、仿真
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                                  k:\timevhd\seltime_dc.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/14/2005 22:32:00

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SELTIME_DC


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

seltime_dc
      EPM7064SLC44-5       22       10       0      40      20          62 %

User Pins:                 22       10       0  



Project Information                                  k:\timevhd\seltime_dc.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'reset' chosen for auto global Clear


Project Information                                  k:\timevhd\seltime_dc.rpt

** FILE HIERARCHY **



|lpm_add_sub:53|
|lpm_add_sub:53|addcore:adder|
|lpm_add_sub:53|addcore:adder|addcore:adder0|
|lpm_add_sub:53|altshift:result_ext_latency_ffs|
|lpm_add_sub:53|altshift:carry_ext_latency_ffs|
|lpm_add_sub:53|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

***** Logic for device 'seltime_dc' compiled without errors.




Device: EPM7064SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff



Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** ERROR SUMMARY **

Info: Chip 'seltime_dc' in device 'EPM7064SLC44-5' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                          r                 
           s  s  s     m  e  m        m  m  
           e  e  e  V  i  s  i  c  G  i  i  
           c  c  c  C  n  e  n  l  N  n  n  
           4  5  6  C  0  t  5  k  D  3  1  
         -----------------------------------_ 
       /   6  5  4  3  2  1 44 43 42 41 40   | 
 #TDI |  7                                39 | hour3 
 min4 |  8                                38 | #TDO 
 sec2 |  9                                37 | hour1 
  GND | 10                                36 | sec1 
 min6 | 11                                35 | VCC 
hour4 | 12         EPM7064SLC44-5         34 | sec3 
 #TMS | 13                                33 | hour2 
 min2 | 14                                32 | #TCK 
  VCC | 15                                31 | hour0 
   s3 | 16                                30 | GND 
   s0 | 17                                29 | hour5 
      |_  18 19 20 21 22 23 24 25 26 27 28  _| 
        ------------------------------------ 
           s  s  s  s  G  V  s  s  s  s  s  
           4  5  e  6  N  C  1  2  e  e  e  
                 c     D  C        l  l  l  
                 0                 0  2  1  
                                            


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     2/16( 12%)   8/ 8(100%)   3/16( 18%)  16/36( 44%) 
B:    LC17 - LC32     7/16( 43%)   8/ 8(100%)   6/16( 37%)  28/36( 77%) 
C:    LC33 - LC48    15/16( 93%)   8/ 8(100%)  16/16(100%)  29/36( 80%) 
D:    LC49 - LC64    16/16(100%)   8/ 8(100%)  16/16(100%)  27/36( 75%) 


Total dedicated input pins used:                 4/4      (100%)
Total I/O pins used:                            32/32     (100%)
Total logic cells used:                         40/64     ( 62%)
Total shareable expanders used:                 20/64     ( 31%)
Total Turbo logic cells used:                   40/64     ( 62%)
Total shareable expanders not available (n/a):  21/64     ( 32%)
Average fan-in:                                  11.52
Total fan-in:                                   461

Total input pins required:                      22
Total fast input logic cells required:           0
Total output pins required:                     10
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     40
Total flipflops required:                        3
Total product terms required:                  157
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          19

Synthesized logic cells:                        30/  64   ( 46%)



Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
  31   (46)  (C)      INPUT               0      0   0    0    0    0   13  hour0
  37   (53)  (D)      INPUT               0      0   0    0    0    0   16  hour1
  33   (49)  (D)      INPUT               0      0   0    0    0    0   15  hour2
  39   (57)  (D)      INPUT               0      0   0    0    0    0   16  hour3
  12    (1)  (A)      INPUT               0      0   0    0    0    0   10  hour4
  29   (41)  (C)      INPUT               0      0   0    0    0    0    9  hour5
   2      -   -       INPUT               0      0   0    0    0    0   11  min0
  40   (62)  (D)      INPUT               0      0   0    0    0    0   13  min1
  14   (30)  (B)      INPUT               0      0   0    0    0    0   13  min2
  41   (64)  (D)      INPUT               0      0   0    0    0    0   13  min3
   8    (5)  (A)      INPUT               0      0   0    0    0    1   14  min4
  44      -   -       INPUT               0      0   0    0    0    2   12  min5
  11    (3)  (A)      INPUT               0      0   0    0    0    2   14  min6
   1      -   -       INPUT  G            0      0   0    0    0    0    0  reset
  20   (19)  (B)      INPUT               0      0   0    0    0    1   14  sec0
  36   (52)  (D)      INPUT               0      0   0    0    0    1   15  sec1
   9    (4)  (A)      INPUT               0      0   0    0    0    1   15  sec2
  34   (51)  (D)      INPUT               0      0   0    0    0    1   16  sec3
   6   (11)  (A)      INPUT               0      0   0    0    0    3   12  sec4
   5   (14)  (A)      INPUT               0      0   0    0    0    3   11  sec5
   4   (16)  (A)      INPUT               0      0   0    0    0    2   12  sec6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  26     36    C         FF   +  t        0      0   0    0    0    5   29  sel0 (:49)
  28     40    C         FF   +  t        0      0   0    0    1    4   29  sel1 (:48)
  27     37    C         FF   +  t        0      0   0    0    2    3   29  sel2 (:47)
  17     24    B     OUTPUT      t        0      0   0    0    3    0    0  s0
  24     33    C     OUTPUT      t        3      0   0    5    9    0    0  s1
  25     35    C     OUTPUT      t        3      0   0   10    8    0    0  s2
  16     25    B     OUTPUT      t        1      0   0    0    6    0    0  s3
  18     21    B     OUTPUT      t        0      0   0    0    3    0    0  s4
  19     20    B     OUTPUT      t        1      0   0    2    8    0    0  s5
  21     17    B     OUTPUT      t        0      0   0    0    7    0    0  s6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -     39    C       SOFT    s t        3      1   0    8    4    3    5  ~760~1
   -     50    D       SOFT    s t        1      0   1   20    3    0    1  ~760~2
   -     44    C       SOFT    s t        0      0   0    0    2    2    6  ~772~1
 (33)    49    D       SOFT    s t        1      0   1   20    3    0    2  ~772~2
   -     34    C       SOFT    s t        0      0   0    8    3    0    2  ~772~3
  (5)    14    A       SOFT    s t        1      1   0    2    9    1    0  ~775~1
 (38)    56    D       SOFT    s t        1      0   1    8    3    0    1  ~775~2
   -     60    D       SOFT    s t        1      0   1   11    3    0    1  ~775~3
   -     43    C       SOFT    s t        1      0   1    7    3    0    1  ~775~4
 (32)    48    C       SOFT    s t        0      0   0    3    3    0    1  ~775~5
   -     38    C       SOFT    s t        3      0   0    8    4    5   10  ~784~1
 (34)    51    D       SOFT    s t        1      0   1   20    3    0    1  ~784~2
   -     54    D       SOFT    s t        0      0   0    3    3    1    1  ~791~1
   -     12    A       SOFT    s t        2      0   1    5    3    1    1  ~793~1
 (37)    53    D       SOFT    s t        3      0   1    6    3    1    1  ~795~1
 (20)    19    B       SOFT    s t        3      2   1    6    6    6    3  ~796~1
   -     27    B       SOFT    s t        3      2   1    6    3    1    0  ~797~1
 (39)    57    D       SOFT    s t        1      0   1   15    4    1    0  ~832~1
   -     59    D       SOFT    s t        1      0   1   13    4    1    0  ~832~2
   -     55    D       SOFT    s t        1      0   1    9    5    1    0  ~865~1
 (29)    41    C       SOFT    s t        0      0   0    4    6    1    0  ~865~2
   -     58    D       SOFT    s t        1      0   1   12    4    1    0  ~898~1
   -     42    C       SOFT    s t        1      0   1   10    4    1    0  ~898~2
   -     61    D       SOFT    s t        0      0   0    9    5    2    0  ~898~3
 (40)    62    D       SOFT    s t        1      0   1   12    4    1    0  ~931~1
   -     63    D       SOFT    s t        1      0   1    8    5    1    0  ~964~1
 (41)    64    D       SOFT    s t        1      0   1    9    5    1    0  ~964~2
 (36)    52    D       SOFT    s t        1      0   1    8    5    1    0  ~997~1
 (31)    46    C       SOFT    s t        1      0   1    9    5    1    0  ~997~2
   -     47    C       SOFT    s t        1      0   1    5    7    1    0  ~997~3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

             Logic cells placed in LAB 'A'
        +--- LC14 ~775~1
        | +- LC12 ~793~1
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'A'
LC      | | | A B C D |     Logic cells that feed LAB 'A':

Pin
43   -> - - | - - - - | <-- clk
33   -> - * | * - * * | <-- hour2
12   -> * - | * * * * | <-- hour4
29   -> * - | * - * * | <-- hour5
2    -> - - | - * - * | <-- min0
14   -> - * | * - - * | <-- min2
44   -> - - | - - * * | <-- min5
11   -> - * | * - * * | <-- min6
1    -> - - | - - - - | <-- reset
9    -> - * | * - * * | <-- sec2
4    -> - * | * - * * | <-- sec6
LC36 -> * * | * * * * | <-- sel0
LC40 -> * * | * * * * | <-- sel1
LC37 -> * * | * * * * | <-- sel2
LC49 -> * - | * - * - | <-- ~772~2
LC34 -> * - | * - * - | <-- ~772~3
LC56 -> * - | * - - - | <-- ~775~2
LC60 -> * - | * - - - | <-- ~775~3
LC43 -> * - | * - - - | <-- ~775~4
LC48 -> * - | * - - - | <-- ~775~5


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                         k:\timevhd\seltime_dc.rpt
seltime_dc

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -