⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 cmp.tan.qmsg

📁 verilog HDL 基础实验源码
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus II " "Info: Running Quartus II Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 148 04/26/2005 SJ Full Version " "Info: Version 5.0 Build 148 04/26/2005 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Wed Oct 12 10:28:23 2005 " "Info: Processing started: Wed Oct 12 10:28:23 2005" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off cmp -c cmp " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off cmp -c cmp" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "b\[3\] c\[4\] 26.000 ns Longest " "Info: Longest tpd from source pin \"b\[3\]\" to destination pin \"c\[4\]\" is 26.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.000 ns) 2.000 ns b\[3\] 1 PIN PIN_15 32 " "Info: 1: + IC(0.000 ns) + CELL(2.000 ns) = 2.000 ns; Loc. = PIN_15; Fanout = 32; PIN Node = 'b\[3\]'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "" { b[3] } "NODE_NAME" } "" } } { "cmp.v" "" { Text "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/cmp.v" 7 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(6.000 ns) 10.000 ns LessThan~497 2 COMB LC4 1 " "Info: 2: + IC(2.000 ns) + CELL(6.000 ns) = 10.000 ns; Loc. = LC4; Fanout = 1; COMB Node = 'LessThan~497'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "8.000 ns" { b[3] LessThan~497 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.000 ns) 11.000 ns LessThan~492 3 COMB LC5 1 " "Info: 3: + IC(0.000 ns) + CELL(1.000 ns) = 11.000 ns; Loc. = LC5; Fanout = 1; COMB Node = 'LessThan~492'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "1.000 ns" { LessThan~497 LessThan~492 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.000 ns) 13.000 ns LessThan~433 4 COMB LC6 1 " "Info: 4: + IC(0.000 ns) + CELL(2.000 ns) = 13.000 ns; Loc. = LC6; Fanout = 1; COMB Node = 'LessThan~433'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "2.000 ns" { LessThan~492 LessThan~433 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(7.000 ns) 22.000 ns LessThan~504 5 COMB LC93 1 " "Info: 5: + IC(2.000 ns) + CELL(7.000 ns) = 22.000 ns; Loc. = LC93; Fanout = 1; COMB Node = 'LessThan~504'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "9.000 ns" { LessThan~433 LessThan~504 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.000 ns) 26.000 ns c\[4\] 6 PIN PIN_60 0 " "Info: 6: + IC(0.000 ns) + CELL(4.000 ns) = 26.000 ns; Loc. = PIN_60; Fanout = 0; PIN Node = 'c\[4\]'" {  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "4.000 ns" { LessThan~504 c[4] } "NODE_NAME" } "" } } { "cmp.v" "" { Text "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/cmp.v" 8 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "22.000 ns 84.62 % " "Info: Total cell delay = 22.000 ns ( 84.62 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.000 ns 15.38 % " "Info: Total interconnect delay = 4.000 ns ( 15.38 % )" {  } {  } 0}  } { { "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" "" { Report "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp_cmp.qrpt" Compiler "cmp" "UNKNOWN" "V1" "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/db/cmp.quartus_db" { Floorplan "C:/Documents and Settings/Administrator/桌面/program file/CD ROM/7128板子光盘/示例程序/Verilog/基础实验/四位比较器/" "" "26.000 ns" { b[3] LessThan~497 LessThan~492 LessThan~433 LessThan~504 c[4] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "26.000 ns" { b[3] b[3]~out LessThan~497 LessThan~492 LessThan~433 LessThan~504 c[4] } { 0.000ns 0.000ns 2.000ns 0.000ns 0.000ns 2.000ns 0.000ns } { 0.000ns 2.000ns 6.000ns 1.000ns 2.000ns 7.000ns 4.000ns } } }  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 0 s Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Wed Oct 12 10:28:24 2005 " "Info: Processing ended: Wed Oct 12 10:28:24 2005" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -