adr_cntrl_timingsheet_0.xls
来自「ISE MIG1.6 生成的DDR SDRAM控制器代码(含TESHBENCH)」· XLS 代码 · 共 12 行
XLS
12 行
Uncertainity parameter Value Uncertainity before DQS Uncertainity after DQS MeaningTclock 10000.00 clock periodMemory address and control input setup time 600 600 0 Memory address and control input hold time 600 0 600 Tpackage_skew 20 10 10 Package skewClock jitter 0 0 0 Same DCM is used to generate DQ and DQSClock_tree_skew 100 100 100 Small value considered for skew on global clock line since detection of DQS and associated DQ are placed close to each otherTclock_out_phase 140 140 140 Phase offset error between different clock outputs of the same DCMPcb_layout_skew 400 400 400 Skew between data lines and asociated strobe on the boardData valid window - min/max 8140.00 1250.00 1250.00 Valid data windowMargin 7500.00
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?