⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 lin.map.rpt

📁 verilog HDL 编写的PWM
💻 RPT
字号:
Analysis & Synthesis report for lin
Fri Feb 24 00:05:43 2006
Version 4.1 Build 181 06/29/2004 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Hierarchy
  5. Analysis & Synthesis Resource Utilization by Entity
  6. Analysis & Synthesis Equations
  7. Analysis & Synthesis Source Files Read
  8. Analysis & Synthesis Resource Usage Summary
  9. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



+------------------------------------------------------------------------+
; Analysis & Synthesis Summary                                           ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Feb 24 00:05:43 2006    ;
; Quartus II Version          ; 4.1 Build 181 06/29/2004 SJ Full Version ;
; Revision Name               ; lin                                      ;
; Top-level Entity Name       ; lin                                      ;
; Family                      ; MAX7000S                                 ;
; Total macrocells            ; 58                                       ;
; Total pins                  ; 2                                        ;
+-----------------------------+------------------------------------------+


+---------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                                           ;
+----------------------------------------------------------------------+------------------+---------------+
; Option                                                               ; Setting          ; Default Value ;
+----------------------------------------------------------------------+------------------+---------------+
; Device                                                               ; EPM7128STC100-10 ;               ;
; Disk space/compilation speed tradeoff                                ; Smart            ; Normal        ;
; Family name                                                          ; MAX7000S         ; Stratix       ;
; Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A         ; Balanced         ; Speed         ;
; Create Debugging Nodes for IP Cores                                  ; off              ; off           ;
; Preserve fewer node names                                            ; On               ; On            ;
; Disable OpenCore Plus hardware evaluation                            ; Off              ; Off           ;
; Verilog Version                                                      ; Verilog_2001     ; Verilog_2001  ;
; VHDL Version                                                         ; VHDL93           ; VHDL93        ;
; Top-level entity name                                                ; lin              ; lin           ;
; State Machine Processing                                             ; Auto             ; Auto          ;
; NOT Gate Push-Back                                                   ; On               ; On            ;
; Power-Up Don't Care                                                  ; On               ; On            ;
; Remove Redundant Logic Cells                                         ; Off              ; Off           ;
; Remove Duplicate Registers                                           ; On               ; On            ;
; Ignore CARRY Buffers                                                 ; Off              ; Off           ;
; Ignore CASCADE Buffers                                               ; Off              ; Off           ;
; Ignore GLOBAL Buffers                                                ; Off              ; Off           ;
; Ignore ROW GLOBAL Buffers                                            ; Off              ; Off           ;
; Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A           ; Auto             ; Auto          ;
; Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A            ; Off              ; Off           ;
; Limit AHDL Integers to 32 Bits                                       ; Off              ; Off           ;
; Allow XOR Gate Usage                                                 ; On               ; On            ;
; Auto Logic Cell Insertion                                            ; On               ; On            ;
; Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A ; 4                ; 4             ;
; Auto Parallel Expanders                                              ; On               ; On            ;
; Auto Open-Drain Pins                                                 ; On               ; On            ;
; Remove Duplicate Logic                                               ; On               ; On            ;
; Auto Resource Sharing                                                ; Off              ; Off           ;
; Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A   ; 100              ; 100           ;
+----------------------------------------------------------------------+------------------+---------------+


+-----------+
; Hierarchy ;
+-----------+
lin
 |-- lpm_add_sub:add_rtl_0
      |-- addcore:adder
      |-- addcore:adder[0]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- altshift:carry_ext_latency_ffs
      |-- look_add:look_ahead_unit
      |-- altshift:oflow_ext_latency_ffs
      |-- altshift:result_ext_latency_ffs
 |-- lpm_add_sub:add_rtl_1
      |-- addcore:adder
      |-- addcore:adder[0]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- addcore:adder[1]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- altshift:carry_ext_latency_ffs
      |-- look_add:look_ahead_unit
      |-- altshift:oflow_ext_latency_ffs
      |-- altshift:result_ext_latency_ffs
 |-- lpm_add_sub:add_rtl_2
      |-- addcore:adder
      |-- addcore:adder[0]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- addcore:adder[1]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- addcore:adder[2]
           |-- a_csnbuffer:cout_node
           |-- a_csnbuffer:oflow_node
           |-- a_csnbuffer:result_node
      |-- altshift:carry_ext_latency_ffs
      |-- look_add:look_ahead_unit
      |-- altshift:oflow_ext_latency_ffs
      |-- altshift:result_ext_latency_ffs


+------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                          ;
+------------------------------------+------------+------+---------------------------------------------------------------------+
; Compilation Hierarchy Node         ; Macrocells ; Pins ; Full Hierarchy Name                                                 ;
+------------------------------------+------------+------+---------------------------------------------------------------------+
; |lin                               ; 58         ; 2    ; |lin                                                                ;
;    |lpm_add_sub:add_rtl_2|         ; 24         ; 0    ; |lin|lpm_add_sub:add_rtl_2                                          ;
;       |addcore:adder[0]|           ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[0]                         ;
;          |a_csnbuffer:result_node| ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[0]|a_csnbuffer:result_node ;
;       |addcore:adder[1]|           ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[1]                         ;
;          |a_csnbuffer:result_node| ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[1]|a_csnbuffer:result_node ;
;       |addcore:adder[2]|           ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[2]                         ;
;          |a_csnbuffer:result_node| ; 8          ; 0    ; |lin|lpm_add_sub:add_rtl_2|addcore:adder[2]|a_csnbuffer:result_node ;
+------------------------------------+------------+------+---------------------------------------------------------------------+


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in F:/PWM/lin.map.eqn.


+---------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                              ;
+---------------------------------------------------+-----------------+
; File Name                                         ; Used in Netlist ;
+---------------------------------------------------+-----------------+
; F:/PWM/lin.v                                      ; yes             ;
; d:/altera/libraries/megafunctions/lpm_add_sub.tdf ; yes             ;
; d:/altera/libraries/megafunctions/addcore.inc     ; yes             ;
; d:/altera/libraries/megafunctions/look_add.inc    ; yes             ;
; d:/altera/libraries/megafunctions/addcore.tdf     ; yes             ;
; d:/altera/libraries/megafunctions/a_csnbuffer.tdf ; yes             ;
; d:/altera/libraries/megafunctions/look_add.tdf    ; yes             ;
; d:/altera/libraries/megafunctions/altshift.tdf    ; yes             ;
+---------------------------------------------------+-----------------+


+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------+----------------------+
; Resource             ; Usage                ;
+----------------------+----------------------+
; Logic cells          ; 58                   ;
; Total registers      ; 34                   ;
; I/O pins             ; 2                    ;
; Maximum fan-out node ; count[7]             ;
; Maximum fan-out      ; 48                   ;
; Total fan-out        ; 1192                 ;
; Average fan-out      ; 19.87                ;
+----------------------+----------------------+


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 4.1 Build 181 06/29/2004 SJ Full Version
    Info: Processing started: Fri Feb 24 00:05:37 2006
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off lin -c lin
Info: Using design file lin.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project
    Info: Found entity 1: lin
Warning: Verilog HDL expression warning at lin.v(11): truncated operand with size 9 to match size of smaller operand (8)
Warning: Verilog HDL expression warning at lin.v(15): truncated operand with size 25 to match size of smaller operand (24)
Warning: Verilog HDL expression warning at lin.v(23): truncated operand with size 10 to match size of smaller operand (9)
Warning: Reduced register base[4] with stuck data_in port to stuck value GND
Warning: Reduced register base[3] with stuck data_in port to stuck value GND
Warning: Reduced register base[2] with stuck data_in port to stuck value GND
Warning: Reduced register base[1] with stuck data_in port to stuck value GND
Warning: Reduced register base[0] with stuck data_in port to stuck value GND
Info: Found 1 design units, including 1 entities, in source file d:/altera/libraries/megafunctions/lpm_add_sub.tdf
    Info: Found entity 1: lpm_add_sub
Info: Found 1 design units, including 1 entities, in source file d:/altera/libraries/megafunctions/addcore.tdf
    Info: Found entity 1: addcore
Info: Found 1 design units, including 1 entities, in source file d:/altera/libraries/megafunctions/a_csnbuffer.tdf
    Info: Found entity 1: a_csnbuffer
Info: Found 1 design units, including 1 entities, in source file d:/altera/libraries/megafunctions/look_add.tdf
    Info: Found entity 1: look_add
Info: Found 1 design units, including 1 entities, in source file d:/altera/libraries/megafunctions/altshift.tdf
    Info: Found entity 1: altshift
Info: Ignored 32 buffer(s)
    Info: Ignored 32 SOFT buffer(s)
Info: Duplicate registers merged to single register
    Info: Duplicate register base[5] merged to single register base[7]
    Info: Duplicate register base[6] merged to single register base[7]
    Info: Duplicate register count2[0] merged to single register base[7]
Info: Promoted pin-driven signal(s) to global signal
    Info: Promoted clock signal driven by pin clock to global clock signal
Info: Implemented 60 device resources after synthesis - the final resource count might be different
    Info: Implemented 1 input pins
    Info: Implemented 1 output pins
    Info: Implemented 58 macrocells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 8 warnings
    Info: Processing ended: Fri Feb 24 00:05:43 2006
    Info: Elapsed time: 00:00:06


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -