⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 counttongbu.tan.qmsg

📁 计数器 同步异步预置数清零 verilog hdl 编写
💻 QMSG
📖 第 1 页 / 共 3 页
字号:
{ "Info" "ITDB_FULL_TCO_RESULT" "clk count\[7\] count\[7\]~reg0 8.000 ns register " "Info: tco from clock \"clk\" to destination pin \"count\[7\]\" through register \"count\[7\]~reg0\" is 8.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.000 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 8 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 8; CLK Node = 'clk'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "" { clk } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 2 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns count\[7\]~reg0 2 REG LC3 4 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC3; Fanout = 4; REG Node = 'count\[7\]~reg0'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "0.000 ns" { clk count[7]~reg0 } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" {  } {  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "3.000 ns" { clk count[7]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out count[7]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" {  } { { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.000 ns + Longest register pin " "Info: + Longest register to pin delay is 4.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns count\[7\]~reg0 1 REG LC3 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC3; Fanout = 4; REG Node = 'count\[7\]~reg0'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "" { count[7]~reg0 } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.000 ns) 4.000 ns count\[7\] 2 PIN PIN_12 0 " "Info: 2: + IC(0.000 ns) + CELL(4.000 ns) = 4.000 ns; Loc. = PIN_12; Fanout = 0; PIN Node = 'count\[7\]'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "4.000 ns" { count[7]~reg0 count[7] } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 3 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.000 ns 100.00 % " "Info: Total cell delay = 4.000 ns ( 100.00 % )" {  } {  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "4.000 ns" { count[7]~reg0 count[7] } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "4.000 ns" { count[7]~reg0 count[7] } { 0.000ns 0.000ns } { 0.000ns 4.000ns } } }  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "3.000 ns" { clk count[7]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out count[7]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "4.000 ns" { count[7]~reg0 count[7] } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "4.000 ns" { count[7]~reg0 count[7] } { 0.000ns 0.000ns } { 0.000ns 4.000ns } } }  } 0}
{ "Info" "ITDB_TH_RESULT" "count\[0\]~reg0 load clk -3.000 ns register " "Info: th for register \"count\[0\]~reg0\" (data pin = \"load\", clock pin = \"clk\") is -3.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.000 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 8 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 8; CLK Node = 'clk'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "" { clk } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 2 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns count\[0\]~reg0 2 REG LC5 11 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC5; Fanout = 11; REG Node = 'count\[0\]~reg0'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "0.000 ns" { clk count[0]~reg0 } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" {  } {  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "3.000 ns" { clk count[0]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out count[0]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_TH_DELAY" "4.000 ns + " "Info: + Micro hold delay of destination is 4.000 ns" {  } { { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "10.000 ns - Shortest pin register " "Info: - Shortest pin to register delay is 10.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.000 ns) 2.000 ns load 1 PIN PIN_81 16 " "Info: 1: + IC(0.000 ns) + CELL(2.000 ns) = 2.000 ns; Loc. = PIN_81; Fanout = 16; PIN Node = 'load'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "" { load } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 2 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(6.000 ns) 10.000 ns count\[0\]~reg0 2 REG LC5 11 " "Info: 2: + IC(2.000 ns) + CELL(6.000 ns) = 10.000 ns; Loc. = LC5; Fanout = 11; REG Node = 'count\[0\]~reg0'" {  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "8.000 ns" { load count[0]~reg0 } "NODE_NAME" } "" } } { "counttongbu.v" "" { Text "G:/verilog HDLchengxu 作业/计数器/同步预置清零/counttongbu.v" 14 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "8.000 ns 80.00 % " "Info: Total cell delay = 8.000 ns ( 80.00 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 20.00 % " "Info: Total interconnect delay = 2.000 ns ( 20.00 % )" {  } {  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "10.000 ns" { load count[0]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "10.000 ns" { load load~out count[0]~reg0 } { 0.000ns 0.000ns 2.000ns } { 0.000ns 2.000ns 6.000ns } } }  } 0}  } { { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "3.000 ns" { clk count[0]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out count[0]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" "" { Report "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu_cmp.qrpt" Compiler "counttongbu" "UNKNOWN" "V1" "G:/verilog HDLchengxu 作业/计数器/同步预置清零/db/counttongbu.quartus_db" { Floorplan "G:/verilog HDLchengxu 作业/计数器/同步预置清零/" "" "10.000 ns" { load count[0]~reg0 } "NODE_NAME" } "" } } { "d:/program files/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus/bin/Technology_Viewer.qrui" "10.000 ns" { load load~out count[0]~reg0 } { 0.000ns 0.000ns 2.000ns } { 0.000ns 2.000ns 6.000ns } } }  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1  Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Fri Jun 02 10:49:54 2006 " "Info: Processing ended: Fri Jun 02 10:49:54 2006" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -