📄 countyubu.tan.rpt
字号:
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[7]~reg0 ; count[7]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[2]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[3]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[4]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[5]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[6]~reg0 ; count[6]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[2]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[3]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[4]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[5]~reg0 ; count[5]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[4]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[4]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[2]~reg0 ; count[4]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[3]~reg0 ; count[4]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[4]~reg0 ; count[4]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[3]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[3]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[2]~reg0 ; count[3]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[3]~reg0 ; count[3]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[2]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[2]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[2]~reg0 ; count[2]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[1]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[1]~reg0 ; count[1]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
; N/A ; 76.92 MHz ( period = 13.000 ns ) ; count[0]~reg0 ; count[0]~reg0 ; clk ; clk ; None ; None ; 8.000 ns ;
+-------+----------------------------------+---------------+---------------+------------+----------+-----------------------------+---------------------------+-------------------------+
+---------------------------------------------------------------------------+
; tco ;
+-------+--------------+------------+---------------+----------+------------+
; Slack ; Required tco ; Actual tco ; From ; To ; From Clock ;
+-------+--------------+------------+---------------+----------+------------+
; N/A ; None ; 8.000 ns ; count[7]~reg0 ; count[7] ; clk ;
; N/A ; None ; 8.000 ns ; count[6]~reg0 ; count[6] ; clk ;
; N/A ; None ; 8.000 ns ; count[5]~reg0 ; count[5] ; clk ;
; N/A ; None ; 8.000 ns ; count[4]~reg0 ; count[4] ; clk ;
; N/A ; None ; 8.000 ns ; count[3]~reg0 ; count[3] ; clk ;
; N/A ; None ; 8.000 ns ; count[2]~reg0 ; count[2] ; clk ;
; N/A ; None ; 8.000 ns ; count[1]~reg0 ; count[1] ; clk ;
; N/A ; None ; 8.000 ns ; count[0]~reg0 ; count[0] ; clk ;
+-------+--------------+------------+---------------+----------+------------+
+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
Info: Processing started: Fri Jun 02 11:02:18 2006
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off countyubu -c countyubu
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Warning: Found pins functioning as undefined clocks and/or memory enables
Info: Assuming node "clk" is an undefined clock
Info: Clock "clk" has Internal fmax of 76.92 MHz between source register "count[0]~reg0" and destination register "count[7]~reg0" (period= 13.0 ns)
Info: + Longest register to register delay is 8.000 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC5; Fanout = 9; REG Node = 'count[0]~reg0'
Info: 2: + IC(2.000 ns) + CELL(6.000 ns) = 8.000 ns; Loc. = LC3; Fanout = 2; REG Node = 'count[7]~reg0'
Info: Total cell delay = 6.000 ns ( 75.00 % )
Info: Total interconnect delay = 2.000 ns ( 25.00 % )
Info: - Smallest clock skew is 0.000 ns
Info: + Shortest clock path from clock "clk" to destination register is 3.000 ns
Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 8; CLK Node = 'clk'
Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC3; Fanout = 2; REG Node = 'count[7]~reg0'
Info: Total cell delay = 3.000 ns ( 100.00 % )
Info: - Longest clock path from clock "clk" to source register is 3.000 ns
Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 8; CLK Node = 'clk'
Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC5; Fanout = 9; REG Node = 'count[0]~reg0'
Info: Total cell delay = 3.000 ns ( 100.00 % )
Info: + Micro clock to output delay of source is 1.000 ns
Info: + Micro setup delay of destination is 4.000 ns
Info: tco from clock "clk" to destination pin "count[7]" through register "count[7]~reg0" is 8.000 ns
Info: + Longest clock path from clock "clk" to source register is 3.000 ns
Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 8; CLK Node = 'clk'
Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC3; Fanout = 2; REG Node = 'count[7]~reg0'
Info: Total cell delay = 3.000 ns ( 100.00 % )
Info: + Micro clock to output delay of source is 1.000 ns
Info: + Longest register to pin delay is 4.000 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC3; Fanout = 2; REG Node = 'count[7]~reg0'
Info: 2: + IC(0.000 ns) + CELL(4.000 ns) = 4.000 ns; Loc. = PIN_12; Fanout = 0; PIN Node = 'count[7]'
Info: Total cell delay = 4.000 ns ( 100.00 % )
Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning
Info: Processing ended: Fri Jun 02 11:02:19 2006
Info: Elapsed time: 00:00:02
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -