⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 piso.map.eqn

📁 FPGA数字移相器,编程环境为QUIRTE2,编程语言采用硬件描述语言vhdl
💻 EQN
📖 第 1 页 / 共 5 页
字号:
--B1_flag is pf:s1|flag
--operation mode is normal

B1_flag_lut_out = !B1_flag;
B1_flag = DFFEA(B1_flag_lut_out, clk, VCC, , B1L93, , );


--L1_q_a[7] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 512, Port A Width: 1, Port B Depth: 512, Port B Width: 1
--Port A Logical Depth: 512, Port A Logical Width: 8, Port B Logical Depth: 512, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Registered, Port B Input: Registered, Port B Output: Un-registered
L1_q_a[7]_PORT_A_data_in = VCC;
L1_q_a[7]_PORT_A_data_in_reg = DFFE(L1_q_a[7]_PORT_A_data_in, L1_q_a[7]_clock_0, , , );
L1_q_a[7]_PORT_B_data_in = M1_ram_rom_data_reg[7];
L1_q_a[7]_PORT_B_data_in_reg = DFFE(L1_q_a[7]_PORT_B_data_in, L1_q_a[7]_clock_1, , , );
L1_q_a[7]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_a[7]_PORT_A_address_reg = DFFE(L1_q_a[7]_PORT_A_address, L1_q_a[7]_clock_0, , , );
L1_q_a[7]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_a[7]_PORT_B_address_reg = DFFE(L1_q_a[7]_PORT_B_address, L1_q_a[7]_clock_1, , , );
L1_q_a[7]_PORT_A_write_enable = GND;
L1_q_a[7]_PORT_A_write_enable_reg = DFFE(L1_q_a[7]_PORT_A_write_enable, L1_q_a[7]_clock_0, , , );
L1_q_a[7]_PORT_B_write_enable = M1L23;
L1_q_a[7]_PORT_B_write_enable_reg = DFFE(L1_q_a[7]_PORT_B_write_enable, L1_q_a[7]_clock_1, , , );
L1_q_a[7]_clock_0 = clk;
L1_q_a[7]_clock_1 = A1L5;
L1_q_a[7]_PORT_A_data_out = MEMORY(L1_q_a[7]_PORT_A_data_in_reg, L1_q_a[7]_PORT_B_data_in_reg, L1_q_a[7]_PORT_A_address_reg, L1_q_a[7]_PORT_B_address_reg, L1_q_a[7]_PORT_A_write_enable_reg, L1_q_a[7]_PORT_B_write_enable_reg, , , L1_q_a[7]_clock_0, L1_q_a[7]_clock_1, , , , );
L1_q_a[7]_PORT_A_data_out_reg = DFFE(L1_q_a[7]_PORT_A_data_out, L1_q_a[7]_clock_0, , , );
L1_q_a[7] = L1_q_a[7]_PORT_A_data_out_reg[0];

--L1_q_b[7] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_b[7]
L1_q_b[7]_PORT_A_data_in = VCC;
L1_q_b[7]_PORT_A_data_in_reg = DFFE(L1_q_b[7]_PORT_A_data_in, L1_q_b[7]_clock_0, , , );
L1_q_b[7]_PORT_B_data_in = M1_ram_rom_data_reg[7];
L1_q_b[7]_PORT_B_data_in_reg = DFFE(L1_q_b[7]_PORT_B_data_in, L1_q_b[7]_clock_1, , , );
L1_q_b[7]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_b[7]_PORT_A_address_reg = DFFE(L1_q_b[7]_PORT_A_address, L1_q_b[7]_clock_0, , , );
L1_q_b[7]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_b[7]_PORT_B_address_reg = DFFE(L1_q_b[7]_PORT_B_address, L1_q_b[7]_clock_1, , , );
L1_q_b[7]_PORT_A_write_enable = GND;
L1_q_b[7]_PORT_A_write_enable_reg = DFFE(L1_q_b[7]_PORT_A_write_enable, L1_q_b[7]_clock_0, , , );
L1_q_b[7]_PORT_B_write_enable = M1L23;
L1_q_b[7]_PORT_B_write_enable_reg = DFFE(L1_q_b[7]_PORT_B_write_enable, L1_q_b[7]_clock_1, , , );
L1_q_b[7]_clock_0 = clk;
L1_q_b[7]_clock_1 = A1L5;
L1_q_b[7]_PORT_B_data_out = MEMORY(L1_q_b[7]_PORT_A_data_in_reg, L1_q_b[7]_PORT_B_data_in_reg, L1_q_b[7]_PORT_A_address_reg, L1_q_b[7]_PORT_B_address_reg, L1_q_b[7]_PORT_A_write_enable_reg, L1_q_b[7]_PORT_B_write_enable_reg, , , L1_q_b[7]_clock_0, L1_q_b[7]_clock_1, , , , );
L1_q_b[7] = L1_q_b[7]_PORT_B_data_out[0];


--L1_q_a[6] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 512, Port A Width: 1, Port B Depth: 512, Port B Width: 1
--Port A Logical Depth: 512, Port A Logical Width: 8, Port B Logical Depth: 512, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Registered, Port B Input: Registered, Port B Output: Un-registered
L1_q_a[6]_PORT_A_data_in = VCC;
L1_q_a[6]_PORT_A_data_in_reg = DFFE(L1_q_a[6]_PORT_A_data_in, L1_q_a[6]_clock_0, , , );
L1_q_a[6]_PORT_B_data_in = M1_ram_rom_data_reg[6];
L1_q_a[6]_PORT_B_data_in_reg = DFFE(L1_q_a[6]_PORT_B_data_in, L1_q_a[6]_clock_1, , , );
L1_q_a[6]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_a[6]_PORT_A_address_reg = DFFE(L1_q_a[6]_PORT_A_address, L1_q_a[6]_clock_0, , , );
L1_q_a[6]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_a[6]_PORT_B_address_reg = DFFE(L1_q_a[6]_PORT_B_address, L1_q_a[6]_clock_1, , , );
L1_q_a[6]_PORT_A_write_enable = GND;
L1_q_a[6]_PORT_A_write_enable_reg = DFFE(L1_q_a[6]_PORT_A_write_enable, L1_q_a[6]_clock_0, , , );
L1_q_a[6]_PORT_B_write_enable = M1L23;
L1_q_a[6]_PORT_B_write_enable_reg = DFFE(L1_q_a[6]_PORT_B_write_enable, L1_q_a[6]_clock_1, , , );
L1_q_a[6]_clock_0 = clk;
L1_q_a[6]_clock_1 = A1L5;
L1_q_a[6]_PORT_A_data_out = MEMORY(L1_q_a[6]_PORT_A_data_in_reg, L1_q_a[6]_PORT_B_data_in_reg, L1_q_a[6]_PORT_A_address_reg, L1_q_a[6]_PORT_B_address_reg, L1_q_a[6]_PORT_A_write_enable_reg, L1_q_a[6]_PORT_B_write_enable_reg, , , L1_q_a[6]_clock_0, L1_q_a[6]_clock_1, , , , );
L1_q_a[6]_PORT_A_data_out_reg = DFFE(L1_q_a[6]_PORT_A_data_out, L1_q_a[6]_clock_0, , , );
L1_q_a[6] = L1_q_a[6]_PORT_A_data_out_reg[0];

--L1_q_b[6] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_b[6]
L1_q_b[6]_PORT_A_data_in = VCC;
L1_q_b[6]_PORT_A_data_in_reg = DFFE(L1_q_b[6]_PORT_A_data_in, L1_q_b[6]_clock_0, , , );
L1_q_b[6]_PORT_B_data_in = M1_ram_rom_data_reg[6];
L1_q_b[6]_PORT_B_data_in_reg = DFFE(L1_q_b[6]_PORT_B_data_in, L1_q_b[6]_clock_1, , , );
L1_q_b[6]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_b[6]_PORT_A_address_reg = DFFE(L1_q_b[6]_PORT_A_address, L1_q_b[6]_clock_0, , , );
L1_q_b[6]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_b[6]_PORT_B_address_reg = DFFE(L1_q_b[6]_PORT_B_address, L1_q_b[6]_clock_1, , , );
L1_q_b[6]_PORT_A_write_enable = GND;
L1_q_b[6]_PORT_A_write_enable_reg = DFFE(L1_q_b[6]_PORT_A_write_enable, L1_q_b[6]_clock_0, , , );
L1_q_b[6]_PORT_B_write_enable = M1L23;
L1_q_b[6]_PORT_B_write_enable_reg = DFFE(L1_q_b[6]_PORT_B_write_enable, L1_q_b[6]_clock_1, , , );
L1_q_b[6]_clock_0 = clk;
L1_q_b[6]_clock_1 = A1L5;
L1_q_b[6]_PORT_B_data_out = MEMORY(L1_q_b[6]_PORT_A_data_in_reg, L1_q_b[6]_PORT_B_data_in_reg, L1_q_b[6]_PORT_A_address_reg, L1_q_b[6]_PORT_B_address_reg, L1_q_b[6]_PORT_A_write_enable_reg, L1_q_b[6]_PORT_B_write_enable_reg, , , L1_q_b[6]_clock_0, L1_q_b[6]_clock_1, , , , );
L1_q_b[6] = L1_q_b[6]_PORT_B_data_out[0];


--L1_q_a[5] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 512, Port A Width: 1, Port B Depth: 512, Port B Width: 1
--Port A Logical Depth: 512, Port A Logical Width: 8, Port B Logical Depth: 512, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Registered, Port B Input: Registered, Port B Output: Un-registered
L1_q_a[5]_PORT_A_data_in = VCC;
L1_q_a[5]_PORT_A_data_in_reg = DFFE(L1_q_a[5]_PORT_A_data_in, L1_q_a[5]_clock_0, , , );
L1_q_a[5]_PORT_B_data_in = M1_ram_rom_data_reg[5];
L1_q_a[5]_PORT_B_data_in_reg = DFFE(L1_q_a[5]_PORT_B_data_in, L1_q_a[5]_clock_1, , , );
L1_q_a[5]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_a[5]_PORT_A_address_reg = DFFE(L1_q_a[5]_PORT_A_address, L1_q_a[5]_clock_0, , , );
L1_q_a[5]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_a[5]_PORT_B_address_reg = DFFE(L1_q_a[5]_PORT_B_address, L1_q_a[5]_clock_1, , , );
L1_q_a[5]_PORT_A_write_enable = GND;
L1_q_a[5]_PORT_A_write_enable_reg = DFFE(L1_q_a[5]_PORT_A_write_enable, L1_q_a[5]_clock_0, , , );
L1_q_a[5]_PORT_B_write_enable = M1L23;
L1_q_a[5]_PORT_B_write_enable_reg = DFFE(L1_q_a[5]_PORT_B_write_enable, L1_q_a[5]_clock_1, , , );
L1_q_a[5]_clock_0 = clk;
L1_q_a[5]_clock_1 = A1L5;
L1_q_a[5]_PORT_A_data_out = MEMORY(L1_q_a[5]_PORT_A_data_in_reg, L1_q_a[5]_PORT_B_data_in_reg, L1_q_a[5]_PORT_A_address_reg, L1_q_a[5]_PORT_B_address_reg, L1_q_a[5]_PORT_A_write_enable_reg, L1_q_a[5]_PORT_B_write_enable_reg, , , L1_q_a[5]_clock_0, L1_q_a[5]_clock_1, , , , );
L1_q_a[5]_PORT_A_data_out_reg = DFFE(L1_q_a[5]_PORT_A_data_out, L1_q_a[5]_clock_0, , , );
L1_q_a[5] = L1_q_a[5]_PORT_A_data_out_reg[0];

--L1_q_b[5] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_b[5]
L1_q_b[5]_PORT_A_data_in = VCC;
L1_q_b[5]_PORT_A_data_in_reg = DFFE(L1_q_b[5]_PORT_A_data_in, L1_q_b[5]_clock_0, , , );
L1_q_b[5]_PORT_B_data_in = M1_ram_rom_data_reg[5];
L1_q_b[5]_PORT_B_data_in_reg = DFFE(L1_q_b[5]_PORT_B_data_in, L1_q_b[5]_clock_1, , , );
L1_q_b[5]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_b[5]_PORT_A_address_reg = DFFE(L1_q_b[5]_PORT_A_address, L1_q_b[5]_clock_0, , , );
L1_q_b[5]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_b[5]_PORT_B_address_reg = DFFE(L1_q_b[5]_PORT_B_address, L1_q_b[5]_clock_1, , , );
L1_q_b[5]_PORT_A_write_enable = GND;
L1_q_b[5]_PORT_A_write_enable_reg = DFFE(L1_q_b[5]_PORT_A_write_enable, L1_q_b[5]_clock_0, , , );
L1_q_b[5]_PORT_B_write_enable = M1L23;
L1_q_b[5]_PORT_B_write_enable_reg = DFFE(L1_q_b[5]_PORT_B_write_enable, L1_q_b[5]_clock_1, , , );
L1_q_b[5]_clock_0 = clk;
L1_q_b[5]_clock_1 = A1L5;
L1_q_b[5]_PORT_B_data_out = MEMORY(L1_q_b[5]_PORT_A_data_in_reg, L1_q_b[5]_PORT_B_data_in_reg, L1_q_b[5]_PORT_A_address_reg, L1_q_b[5]_PORT_B_address_reg, L1_q_b[5]_PORT_A_write_enable_reg, L1_q_b[5]_PORT_B_write_enable_reg, , , L1_q_b[5]_clock_0, L1_q_b[5]_clock_1, , , , );
L1_q_b[5] = L1_q_b[5]_PORT_B_data_out[0];


--L1_q_a[4] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 512, Port A Width: 1, Port B Depth: 512, Port B Width: 1
--Port A Logical Depth: 512, Port A Logical Width: 8, Port B Logical Depth: 512, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Registered, Port B Input: Registered, Port B Output: Un-registered
L1_q_a[4]_PORT_A_data_in = VCC;
L1_q_a[4]_PORT_A_data_in_reg = DFFE(L1_q_a[4]_PORT_A_data_in, L1_q_a[4]_clock_0, , , );
L1_q_a[4]_PORT_B_data_in = M1_ram_rom_data_reg[4];
L1_q_a[4]_PORT_B_data_in_reg = DFFE(L1_q_a[4]_PORT_B_data_in, L1_q_a[4]_clock_1, , , );
L1_q_a[4]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_a[4]_PORT_A_address_reg = DFFE(L1_q_a[4]_PORT_A_address, L1_q_a[4]_clock_0, , , );
L1_q_a[4]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_a[4]_PORT_B_address_reg = DFFE(L1_q_a[4]_PORT_B_address, L1_q_a[4]_clock_1, , , );
L1_q_a[4]_PORT_A_write_enable = GND;
L1_q_a[4]_PORT_A_write_enable_reg = DFFE(L1_q_a[4]_PORT_A_write_enable, L1_q_a[4]_clock_0, , , );
L1_q_a[4]_PORT_B_write_enable = M1L23;
L1_q_a[4]_PORT_B_write_enable_reg = DFFE(L1_q_a[4]_PORT_B_write_enable, L1_q_a[4]_clock_1, , , );
L1_q_a[4]_clock_0 = clk;
L1_q_a[4]_clock_1 = A1L5;
L1_q_a[4]_PORT_A_data_out = MEMORY(L1_q_a[4]_PORT_A_data_in_reg, L1_q_a[4]_PORT_B_data_in_reg, L1_q_a[4]_PORT_A_address_reg, L1_q_a[4]_PORT_B_address_reg, L1_q_a[4]_PORT_A_write_enable_reg, L1_q_a[4]_PORT_B_write_enable_reg, , , L1_q_a[4]_clock_0, L1_q_a[4]_clock_1, , , , );
L1_q_a[4]_PORT_A_data_out_reg = DFFE(L1_q_a[4]_PORT_A_data_out, L1_q_a[4]_clock_0, , , );
L1_q_a[4] = L1_q_a[4]_PORT_A_data_out_reg[0];

--L1_q_b[4] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_b[4]
L1_q_b[4]_PORT_A_data_in = VCC;
L1_q_b[4]_PORT_A_data_in_reg = DFFE(L1_q_b[4]_PORT_A_data_in, L1_q_b[4]_clock_0, , , );
L1_q_b[4]_PORT_B_data_in = M1_ram_rom_data_reg[4];
L1_q_b[4]_PORT_B_data_in_reg = DFFE(L1_q_b[4]_PORT_B_data_in, L1_q_b[4]_clock_1, , , );
L1_q_b[4]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_b[4]_PORT_A_address_reg = DFFE(L1_q_b[4]_PORT_A_address, L1_q_b[4]_clock_0, , , );
L1_q_b[4]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_b[4]_PORT_B_address_reg = DFFE(L1_q_b[4]_PORT_B_address, L1_q_b[4]_clock_1, , , );
L1_q_b[4]_PORT_A_write_enable = GND;
L1_q_b[4]_PORT_A_write_enable_reg = DFFE(L1_q_b[4]_PORT_A_write_enable, L1_q_b[4]_clock_0, , , );
L1_q_b[4]_PORT_B_write_enable = M1L23;
L1_q_b[4]_PORT_B_write_enable_reg = DFFE(L1_q_b[4]_PORT_B_write_enable, L1_q_b[4]_clock_1, , , );
L1_q_b[4]_clock_0 = clk;
L1_q_b[4]_clock_1 = A1L5;
L1_q_b[4]_PORT_B_data_out = MEMORY(L1_q_b[4]_PORT_A_data_in_reg, L1_q_b[4]_PORT_B_data_in_reg, L1_q_b[4]_PORT_A_address_reg, L1_q_b[4]_PORT_B_address_reg, L1_q_b[4]_PORT_A_write_enable_reg, L1_q_b[4]_PORT_B_write_enable_reg, , , L1_q_b[4]_clock_0, L1_q_b[4]_clock_1, , , , );
L1_q_b[4] = L1_q_b[4]_PORT_B_data_out[0];


--L1_q_a[3] is sin_rom:s3|altsyncram:altsyncram_component|altsyncram_qjs:auto_generated|altsyncram_gaa2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 512, Port A Width: 1, Port B Depth: 512, Port B Width: 1
--Port A Logical Depth: 512, Port A Logical Width: 8, Port B Logical Depth: 512, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Registered, Port B Input: Registered, Port B Output: Un-registered
L1_q_a[3]_PORT_A_data_in = VCC;
L1_q_a[3]_PORT_A_data_in_reg = DFFE(L1_q_a[3]_PORT_A_data_in, L1_q_a[3]_clock_0, , , );
L1_q_a[3]_PORT_B_data_in = M1_ram_rom_data_reg[3];
L1_q_a[3]_PORT_B_data_in_reg = DFFE(L1_q_a[3]_PORT_B_data_in, L1_q_a[3]_clock_1, , , );
L1_q_a[3]_PORT_A_address = BUS(E1_sinout[0], E1_sinout[1], E1_sinout[2], E1_sinout[3], E1_sinout[4], E1_sinout[5], E1_sinout[6], E1_sinout[7], E1_sinout[8]);
L1_q_a[3]_PORT_A_address_reg = DFFE(L1_q_a[3]_PORT_A_address, L1_q_a[3]_clock_0, , , );
L1_q_a[3]_PORT_B_address = BUS(P1_safe_q[0], P1_safe_q[1], P1_safe_q[2], P1_safe_q[3], P1_safe_q[4], P1_safe_q[5], P1_safe_q[6], P1_safe_q[7], P1_safe_q[8]);
L1_q_a[3]_PORT_B_address_reg = DFFE(L1_q_a[3]_PORT_B_address, L1_q_a[3]_clock_1, , , );
L1_q_a[3]_PORT_A_write_enable = GND;
L1_q_a[3]_PORT_A_write_enable_reg = DFFE(L1_q_a[3]_PORT_A_write_enable, L1_q_a[3]_clock_0, , , );
L1_q_a[3]_PORT_B_write_enable = M1L23;
L1_q_a[3]_PORT_B_write_enable_reg = DFFE(L1_q_a[3]_PORT_B_write_enable, L1_q_a[3]_clock_1, , , );
L1_q_a[3]_clock_0 = clk;
L1_q_a[3]_clock_1 = A1L5;
L1_q_a[3]_PORT_A_data_out = MEMORY(L1_q_a[3]_PORT_A_data_in_reg, L1_q_a[3]_PORT_B_data_in_reg, L1_q_a[3]_PORT_A_address_reg, L1_q_a[3]_PORT_B_address_reg, L1_q_a[3]_PORT_A_write_enable_reg, L1_q_a[3]_PORT_B_write_enable_reg, , , L1_q_a[3]_clock_0, L1_q_a[3]_clock_1, , , , );
L1_q_a[3]_PORT_A_data_out_reg = DFFE(L1_q_a[3]_PORT_A_data_out, L1_q_a[3]_clock_0, , , );
L1_q_a[3] = L1_q_a[3]_PORT_A_data_out_reg[0];

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -