📄 selectram_128s.v
字号:
//
// Module: SelectRAM_128S
//
// Description: Verilog instantiation template
// Distributed SelectRAM
// Single Port 128 x 1
// can be used also for RAM128X1S_1
//
// Device: VIRTEX-II Family
//-------------------------------------------------------------------------------------------
//
//
// Syntax for Synopsys FPGA Express
// synopsys translate_off
defparam
//RAM initialization ("0" by default) for functional simulation:
U_RAM128X1S.INIT = 128'h00000000000000000000000000000000;
// synopsys translate_on
//Distributed SelectRAM Instantiation
RAM128X1S U_RAM128X1S( .D(), //insert input signal
.WE(), //insert Write Enable signal
.WCLK(), //insert Write Clock signal
.A0(), //insert Address 0 signal
.A1(), //insert Address 1 signal
.A2(), //insert Address 2 signal
.A3(), //insert Address 3 signal
.A4(), //insert Address 4 signal
.A5(), //insert Address 5 signal
.A6(), //insert Address 6 signal
.O() //insert output signal
);
// synthesis attribute declarations
/* synopsys attribute
INIT "00000000000000000000000000000000"
*/
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -