📄 key_scan2.rpt
字号:
S S S S S S D S S S S t S C S S S S S C S S S D C D D D D D S C S S S S S S C S S S S S S C S S S S S S
E E E E E E E E E E E I E E E E E I E E E _ _ E I E E E E E E I E E E E E E I E E E E E E
R R R R R R R R R R R O R R R R R N R R R C C R O R R R R R R N R R R R R R O R R R R R R
V V V V V V V V V V V V V V V V T V V V K K V V V V V V V T V V V V V V V V V V V V
E E E E E E E E E E E E E E E E E E E L L E E E E E E E E E E E E E E E E E E E
D D D D D D D D D D D D D D D D D D D K K D D D D D D D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: f:\verilog\竞赛\key_scan1\key_scan2.rpt
key_scan2
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
E28 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 4/26( 15%)
E30 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 3/26( 11%)
E34 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 3/26( 11%)
E36 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 4/26( 15%)
E38 8/ 8(100%) 2/ 8( 25%) 5/ 8( 62%) 0/2 0/2 4/26( 15%)
E40 2/ 8( 25%) 1/ 8( 12%) 1/ 8( 12%) 0/2 0/2 4/26( 15%)
J27 8/ 8(100%) 2/ 8( 25%) 2/ 8( 25%) 1/2 1/2 4/26( 15%)
J30 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 6/26( 23%)
J33 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 1/2 1/2 3/26( 11%)
J39 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 1/2 7/26( 26%)
J42 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 1/2 1/2 7/26( 26%)
J52 7/ 8( 87%) 0/ 8( 0%) 3/ 8( 37%) 1/2 1/2 4/26( 15%)
K10 8/ 8(100%) 4/ 8( 50%) 2/ 8( 25%) 1/2 0/2 5/26( 19%)
K12 3/ 8( 37%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 1/26( 3%)
K13 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 2/2 0/2 5/26( 19%)
K14 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 1/26( 3%)
K17 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 1/26( 3%)
K19 6/ 8( 75%) 1/ 8( 12%) 6/ 8( 75%) 2/2 1/2 4/26( 15%)
K20 3/ 8( 37%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 1/26( 3%)
K22 3/ 8( 37%) 3/ 8( 37%) 3/ 8( 37%) 0/2 0/2 3/26( 11%)
K23 2/ 8( 25%) 2/ 8( 25%) 2/ 8( 25%) 0/2 0/2 3/26( 11%)
K27 8/ 8(100%) 1/ 8( 12%) 0/ 8( 0%) 1/2 1/2 6/26( 23%)
K32 8/ 8(100%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 10/26( 38%)
K33 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 1/2 1/2 4/26( 15%)
K36 7/ 8( 87%) 3/ 8( 37%) 2/ 8( 25%) 2/2 1/2 6/26( 23%)
K39 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 17/26( 65%)
K41 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 1/2 1/2 4/26( 15%)
K43 8/ 8(100%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 11/26( 42%)
K44 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 1/2 0/2 8/26( 30%)
K47 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 8/26( 30%)
K48 8/ 8(100%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 16/26( 61%)
K49 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 2/2 1/2 10/26( 38%)
K52 8/ 8(100%) 1/ 8( 12%) 0/ 8( 0%) 1/2 0/2 16/26( 61%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 1/6 ( 16%)
Total I/O pins used: 22/141 ( 15%)
Total logic cells used: 185/4992 ( 3%)
Total embedded cells used: 0/192 ( 0%)
Total EABs used: 0/12 ( 0%)
Average fan-in: 3.14/4 ( 78%)
Total fan-in: 581/19968 ( 2%)
Total input pins required: 6
Total input I/O cell registers required: 0
Total output pins required: 17
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 185
Total flipflops required: 75
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 27/4992 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 EA 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
D: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 1 0 1 0 8 0 2 0 0 0 0 0 0 0 0 0 0 0 0 14/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
G: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
H: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
I: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
J: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 8 0 0 2 0 0 0 0 0 8 0 0 8 0 0 0 0 0 0 0 0 0 7 41/0
K: 0 0 0 0 0 0 0 0 0 8 0 3 8 1 0 0 1 0 6 3 0 3 2 0 0 0 0 8 0 0 0 0 8 8 0 0 7 0 0 8 0 8 0 8 8 0 0 8 8 8 0 0 8 130/0
L: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 0 0 0 0 0 8 0 3 8 1 0 0 1 0 6 3 0 3 2 0 0 0 0 16 1 0 9 0 8 10 1 0 8 0 8 16 2 8 8 8 8 0 0 8 8 8 0 0 15 185/0
Device-Specific Information: f:\verilog\竞赛\key_scan1\key_scan2.rpt
key_scan2
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
183 - - - -- INPUT G ^ 0 0 0 0 clk_in
160 - - - 12 INPUT ^ 0 0 0 1 diny1
163 - - - 14 INPUT ^ 0 0 0 1 diny2
167 - - - 16 INPUT ^ 0 0 0 1 diny3
168 - - - 17 INPUT ^ 0 0 0 1 diny4
64 - - - 35 INPUT ^ 0 0 0 63 rst
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: f:\verilog\竞赛\key_scan1\key_scan2.rpt
key_scan2
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
177 - - - 24 OUTPUT 0 1 0 0 com_dec_bit0
176 - - - 23 OUTPUT 0 1 0 0 com_dec_bit1
175 - - - 22 OUTPUT 0 1 0 0 com_dec_bit2
174 - - - 22 OUTPUT 0 1 0 0 com_dec_bit3
173 - - - 21 OUTPUT 0 1 0 0 com_dec_bit4
172 - - - 20 OUTPUT 0 1 0 0 com_dec_bit5
147 - - B -- OUTPUT 0 1 0 0 scan_out0
148 - - A -- OUTPUT 0 1 0 0 scan_out1
149 - - A -- OUTPUT 0 1 0 0 scan_out2
150 - - A -- OUTPUT 0 1 0 0 scan_out3
187 - - - 28 OUTPUT 0 1 0 0 segment0
189 - - - 30 OUTPUT 0 1 0 0 segment1
190 - - - 33 OUTPUT 0 1 0 0 segment2
191 - - - 35 OUTPUT 0 1 0 0 segment3
192 - - - 37 OUTPUT 0 1 0 0 segment4
193 - - - 38 OUTPUT 0 1 0 0 segment5
195 - - - 39 OUTPUT 0 1 0 0 segment6
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
Device-Specific Information: f:\verilog\竞赛\key_scan1\key_scan2.rpt
key_scan2
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 7 - K 19 OR2 ! 0 3 1 5 |cout6:61|:13
- 5 - K 19 DFFE + 1 2 0 6 |cout6:61|:33
- 3 - K 19 DFFE + 1 2 0 7 |cout6:61|:34
- 4 - K 19 DFFE + 1 0 0 8 |cout6:61|:35
- 1 - E 38 AND2 0 4 0 4 |decode47:37|:12
- 6 - E 38 AND2 0 4 0 3 |decode47:37|:36
- 2 - E 38 AND2 0 4 0 1 |decode47:37|:48
- 4 - E 40 OR2 0 4 1 0 |decode47:37|:149
- 5 - E 38 OR2 s 0 4 0 4 |decode47:37|~150~1
- 7 - E 38 OR2 s 0 4 0 2 |decode47:37|~150~2
- 4 - E 38 OR2 0 4 1 0 |decode47:37|:150
- 8 - E 38 OR2 0 4 1 0 |decode47:37|:151
- 2 - E 36 OR2 0 4 1 0 |decode47:37|:152
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -