📄 unicntr.fit.rpt
字号:
Fitter report for unicntr
Mon Mar 13 09:27:20 2006
Version 5.0 Build 148 04/26/2005 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Fitter Summary
3. Fitter Settings
4. Fitter Device Options
5. Fitter Equations
6. Pin-Out File
7. Fitter Resource Usage Summary
8. Input Pins
9. Output Pins
10. All Package Pins
11. I/O Standard
12. Dedicated Inputs I/O
13. Output Pin Default Load For Reported TCO
14. Fitter Resource Utilization by Entity
15. Control Signals
16. Global & Other Fast Signals
17. Non-Global High Fan-Out Signals
18. Interconnect Usage Summary
19. LAB Macrocells
20. Parallel Expander
21. Shareable Expander
22. Logic Cell Interconnection
23. Fitter Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+-----------------------------------------------------------------+
; Fitter Summary ;
+-----------------------+-----------------------------------------+
; Fitter Status ; Successful - Mon Mar 13 09:27:20 2006 ;
; Quartus II Version ; 5.0 Build 148 04/26/2005 SJ Web Edition ;
; Revision Name ; unicntr ;
; Top-level Entity Name ; unicntr ;
; Family ; MAX7000S ;
; Device ; EPM7032SLC44-5 ;
; Timing Models ; Final ;
; Total macrocells ; 16 / 32 ( 50 % ) ;
; Total pins ; 27 / 36 ( 75 % ) ;
+-----------------------+-----------------------------------------+
+--------------------------------------------------------------------------------------+
; Fitter Settings ;
+--------------------------------------------+--------------------+--------------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------+--------------------+--------------------+
; Device ; EPM7032SLC44-5 ; ;
; Use smart compilation ; Off ; Off ;
; Optimize Timing ; Normal compilation ; Normal compilation ;
; Optimize IOC Register Placement for Timing ; On ; On ;
; Limit to One Fitting Attempt ; Off ; Off ;
; Fitter Initial Placement Seed ; 1 ; 1 ;
; Slow Slew Rate ; Off ; Off ;
; Fitter Effort ; Auto Fit ; Auto Fit ;
+--------------------------------------------+--------------------+--------------------+
+----------------------------------------------------------------------------------------+
; Fitter Device Options ;
+----------------------------------------------+-----------------------------------------+
; Option ; Setting ;
+----------------------------------------------+-----------------------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off ;
; Enable device-wide reset (DEV_CLRn) ; Off ;
; Enable device-wide output enable (DEV_OE) ; Off ;
; Enable INIT_DONE output ; Off ;
; Configuration scheme ; Passive Serial ;
; Reserve all unused pins ; As output driving an unspecified signal ;
; Security bit ; Off ;
; Base pin-out file on sameframe device ; Off ;
+----------------------------------------------+-----------------------------------------+
+------------------+
; Fitter Equations ;
+------------------+
The equations can be found in D:/unicntr/unicntr.fit.eqn.
+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in D:/unicntr/unicntr.pin.
+--------------------------------------------------+
; Fitter Resource Usage Summary ;
+-------------------------------+------------------+
; Resource ; Usage ;
+-------------------------------+------------------+
; Logic cells ; 16 / 32 ( 50 % ) ;
; Registers ; 8 / 32 ( 25 % ) ;
; Number of pterms used ; 74 ;
; User inserted logic elements ; 0 ;
; I/O pins ; 27 / 36 ( 75 % ) ;
; -- Clock pins ; 1 / 2 ( 50 % ) ;
; -- Dedicated input pins ; 1 / 2 ( 50 % ) ;
; Global signals ; 1 ;
; Shareable expanders ; 4 / 32 ( 12 % ) ;
; Parallel expanders ; 7 / 30 ( 23 % ) ;
; Cells using turbo bit ; 16 / 32 ( 50 % ) ;
; Maximum fan-out node ; int_reg[0] ;
; Maximum fan-out ; 19 ;
; Total fan-out ; 184 ;
; Average fan-out ; 3.91 ;
+-------------------------------+------------------+
+-------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins ;
+-----------+-------+----------+-----+-----------------------+--------------------+--------+----------------+--------------+----------------------+
; Name ; Pin # ; I/O Bank ; LAB ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; I/O Standard ; Location assigned by ;
+-----------+-------+----------+-----+-----------------------+--------------------+--------+----------------+--------------+----------------------+
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -