⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 my_add8.rpt

📁 大学vhdl语言实验大全,基于max-plus2平台,内有8-3译码器,8位加法器,数字钟
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                f:\maxplus_study\maxshiyan\add8\my_add8.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/27/2004 14:37:29

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MY_ADD8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

my_add8   EPF10K10LC84-4   16     9      0    0         0  %    20       3  %

User Pins:                 16     9      0  



Project Information                f:\maxplus_study\maxshiyan\add8\my_add8.rpt

** FILE HIERARCHY **



|lpm_add_sub:106|
|lpm_add_sub:106|addcore:adder|
|lpm_add_sub:106|altshift:result_ext_latency_ffs|
|lpm_add_sub:106|altshift:carry_ext_latency_ffs|
|lpm_add_sub:106|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:115|
|lpm_add_sub:115|addcore:adder|
|lpm_add_sub:115|altshift:result_ext_latency_ffs|
|lpm_add_sub:115|altshift:carry_ext_latency_ffs|
|lpm_add_sub:115|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:178|
|lpm_add_sub:178|addcore:adder|
|lpm_add_sub:178|altshift:result_ext_latency_ffs|
|lpm_add_sub:178|altshift:carry_ext_latency_ffs|
|lpm_add_sub:178|altshift:oflow_ext_latency_ffs|


Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

***** Logic for device 'my_add8' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R                 R     R        O     
                E  E  E  E  E  E  E     E                 E     E        N     
                S  S  S  S  S  S  S  V  S              G  S     S        F     
                E  E  E  E  E  E  E  C  E              N  E     E        _  ^  
                R  R  R  R  R  R  R  C  R              D  R     R     #  D  n  
                V  V  V  V  V  V  V  I  V  a  a  b  b  I  V     V  q  T  O  C  
                E  E  E  E  E  E  E  N  E  a  a  a  b  N  E  c  E  b  C  N  E  
                D  D  D  D  D  D  D  T  D  3  1  2  0  T  D  o  D  2  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | ab2 
      ^nCE | 14                                                              72 | qb0 
      #TDI | 15                                                              71 | qa3 
       ab3 | 16                                                              70 | qb1 
       bb3 | 17                                                              69 | qb3 
       bb1 | 18                                                              68 | GNDINT 
       bb2 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | aa0 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-4                        64 | ba0 
       qa0 | 23                                                              63 | VCCINT 
       qa2 | 24                                                              62 | RESERVED 
       qa1 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  b  b  a  V  G  R  a  R  a  R  R  R  
                C  n  E  E  E  E  E  C  N  a  a  a  C  N  E  b  E  b  E  E  E  
                C  C  S  S  S  S  S  C  D  3  1  2  C  D  S  0  S  1  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E     E     E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R     R     R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V     V     V  V  V  
                   I  E  E  E  E  E                       E     E     E  E  E  
                   G  D  D  D  D  D                       D     D     D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A17      7/ 8( 87%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2       7/22( 31%)   
A23      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
B4       5/ 8( 62%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            19/53     ( 35%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.35/4    ( 83%)
Total fan-in:                                  67/2304    (  2%)

Total input pins required:                      16
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   8   0     15/0  
 B:      0   0   0   5   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      5/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   5   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   8   0     20/0  



Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  66      -     -    B    --      INPUT                0    0    0    3  aa0
   1      -     -    -    --      INPUT                0    0    0    2  aa1
  44      -     -    -    --      INPUT                0    0    0    2  aa2
   2      -     -    -    --      INPUT                0    0    0    2  aa3
  48      -     -    -    15      INPUT                0    0    0    5  ab0
  50      -     -    -    17      INPUT                0    0    0    3  ab1
  73      -     -    A    --      INPUT                0    0    0    3  ab2
  16      -     -    A    --      INPUT                0    0    0    2  ab3
  64      -     -    B    --      INPUT                0    0    0    3  ba0
  43      -     -    -    --      INPUT                0    0    0    2  ba1
  84      -     -    -    --      INPUT                0    0    0    2  ba2
  42      -     -    -    --      INPUT                0    0    0    2  ba3
  83      -     -    -    13      INPUT                0    0    0    5  bb0
  18      -     -    A    --      INPUT                0    0    0    3  bb1
  19      -     -    A    --      INPUT                0    0    0    3  bb2
  17      -     -    A    --      INPUT                0    0    0    2  bb3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  80      -     -    -    23     OUTPUT                0    1    0    0  co
  23      -     -    B    --     OUTPUT                0    1    0    0  qa0
  25      -     -    B    --     OUTPUT                0    1    0    0  qa1
  24      -     -    B    --     OUTPUT                0    1    0    0  qa2
  71      -     -    A    --     OUTPUT                0    1    0    0  qa3
  72      -     -    A    --     OUTPUT                0    1    0    0  qb0
  70      -     -    A    --     OUTPUT                0    1    0    0  qb1
  78      -     -    -    24     OUTPUT                0    1    0    0  qb2
  69      -     -    A    --     OUTPUT                0    1    0    0  qb3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    B    04        OR2        !       4    0    0    2  |LPM_ADD_SUB:106|addcore:adder|pcarry1
   -      1     -    B    04        OR2        !       2    1    0    2  |LPM_ADD_SUB:106|addcore:adder|pcarry2
   -      6     -    A    17        OR2        !       2    1    0    5  |LPM_ADD_SUB:106|addcore:adder|pcarry3
   -      4     -    B    04        OR2                2    0    1    0  |LPM_ADD_SUB:106|addcore:adder|:73
   -      8     -    B    04        OR2                4    0    1    0  |LPM_ADD_SUB:106|addcore:adder|:79
   -      6     -    B    04        OR2                2    1    1    0  |LPM_ADD_SUB:106|addcore:adder|:80
   -      4     -    A    17        OR2                2    1    1    0  |LPM_ADD_SUB:106|addcore:adder|:81
   -      1     -    A    17        OR2                4    0    0    3  |LPM_ADD_SUB:115|addcore:adder|pcarry1
   -      3     -    A    23        OR2                2    1    0    2  |LPM_ADD_SUB:115|addcore:adder|pcarry2
   -      2     -    A    17        OR2                4    0    0    1  |LPM_ADD_SUB:115|addcore:adder|:79
   -      2     -    A    23        OR2                2    1    0    1  |LPM_ADD_SUB:115|addcore:adder|:80
   -      4     -    A    23        OR2                2    1    0    2  |LPM_ADD_SUB:115|addcore:adder|:81
   -      8     -    A    17        OR2                4    0    0    2  |LPM_ADD_SUB:178|addcore:adder|:75
   -      5     -    A    23        OR2                2    2    0    2  |LPM_ADD_SUB:178|addcore:adder|:79
   -      8     -    A    23        OR2                0    3    1    0  :220
   -      6     -    A    23        OR2                0    3    1    0  :226
   -      5     -    A    17        OR2                2    2    1    0  :232
   -      3     -    A    17        OR2                2    1    1    0  :238
   -      7     -    A    23        OR2    s           2    1    0    1  ~251~1
   -      1     -    A    23        OR2                0    4    1    0  :251


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:       f:\maxplus_study\maxshiyan\add8\my_add8.rpt
my_add8

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:      10/ 96( 10%)     0/ 48(  0%)     6/ 48( 12%)    5/16( 31%)      4/16( 25%)     0/16(  0%)
B:       4/ 96(  4%)     1/ 48(  2%)     0/ 48(  0%)    2/16( 12%)      3/16( 18%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -