📄 example16-5.vhd
字号:
LIBRARY IEEE;
USE IEEE.std_logic_1164.all;
USE IEEE.std_logic_arith.all;
USE IEEE.std_logic_unsigned.all;
ENTITY countermulti IS
PORT (
clk: IN std_logic;
reseta: IN std_logic;
resetb: IN std_logic;
countera: BUFFER std_logic_vector (7 downto 0);
counterb: BUFFER std_logic_vector (7 downto 0)
);
END countermulti;
ARCHITECTURE behave OF countermulti IS
BEGIN
ca:PROCESS(clk,reseta,resetb)
BEGIN
IF reseta='1' and resetb='1' THEN
countera<="10101010";
ELSIF clk'EVENT and clk='1' THEN
countera<=countera+1;
END IF;
END PROCESS ca;
cb:PROCESS(clk,reseta,resetb)
BEGIN
IF reseta='1' and resetb='1' THEN
counterb<="01010101";
ELSIF clk'EVENT and clk='1' THEN
counterb<=counterb+1;
END IF;
END PROCESS cb;
END behave;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -