⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_ctl_lcd.fit.qmsg

📁 采用FPGA控制LCD。程序中用了两个状态机
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "00:00:00 " "Info: Finished register packing: elapsed time is 00:00:00" {  } {  } 0 0 "Finished register packing: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_RAM_METASTABILITY_INFO" "" "Info: Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." {  } {  } 0 0 "Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." 0 0 "" 0}
{ "Warning" "WCUT_CUT_UNATTACHED_ASGN" "" "Warning: Ignored locations or region assignments to the following nodes" { { "Warning" "WCUT_CUT_UNATTACHED_ASGN_SUB" "clk1M " "Warning: Node \"clk1M\" is assigned to location or region, but does not exist in design" {  } { { "f:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "f:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk1M" } } } }  } 0 0 "Node \"%1!s!\" is assigned to location or region, but does not exist in design" 0 0 "" 0} { "Warning" "WCUT_CUT_UNATTACHED_ASGN_SUB" "clk50M " "Warning: Node \"clk50M\" is assigned to location or region, but does not exist in design" {  } { { "f:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "f:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk50M" } } } }  } 0 0 "Node \"%1!s!\" is assigned to location or region, but does not exist in design" 0 0 "" 0}  } {  } 0 0 "Ignored locations or region assignments to the following nodes" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0 0 "Fitter placement preparation operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:04 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:04" {  } {  } 0 0 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0 0 "Fitter placement operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0 0 "Fitter placement was successful" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:12 " "Info: Fitter placement operations ending: elapsed time is 00:00:12" {  } {  } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "7.739 ns register register " "Info: Estimated most critical path is register to register delay of 7.739 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns LCD:inst\|Clear_cnt\[10\] 1 REG LAB_X15_Y4 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X15_Y4; Fanout = 5; REG Node = 'LCD:inst\|Clear_cnt\[10\]'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { LCD:inst|Clear_cnt[10] } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 40 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.119 ns) + CELL(0.292 ns) 1.411 ns LCD:inst\|Clear_cnt\[14\]~665 2 COMB LAB_X15_Y5 1 " "Info: 2: + IC(1.119 ns) + CELL(0.292 ns) = 1.411 ns; Loc. = LAB_X15_Y5; Fanout = 1; COMB Node = 'LCD:inst\|Clear_cnt\[14\]~665'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.411 ns" { LCD:inst|Clear_cnt[10] LCD:inst|Clear_cnt[14]~665 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 40 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.239 ns) + CELL(0.114 ns) 2.764 ns LCD:inst\|Clear_cnt\[14\]~666 3 COMB LAB_X14_Y7 6 " "Info: 3: + IC(1.239 ns) + CELL(0.114 ns) = 2.764 ns; Loc. = LAB_X14_Y7; Fanout = 6; COMB Node = 'LCD:inst\|Clear_cnt\[14\]~666'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.353 ns" { LCD:inst|Clear_cnt[14]~665 LCD:inst|Clear_cnt[14]~666 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 40 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.539 ns) + CELL(0.114 ns) 3.417 ns LCD:inst\|Selector34~1619 4 COMB LAB_X14_Y7 3 " "Info: 4: + IC(0.539 ns) + CELL(0.114 ns) = 3.417 ns; Loc. = LAB_X14_Y7; Fanout = 3; COMB Node = 'LCD:inst\|Selector34~1619'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.653 ns" { LCD:inst|Clear_cnt[14]~666 LCD:inst|Selector34~1619 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 60 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.361 ns) + CELL(0.292 ns) 4.070 ns LCD:inst\|Selector34~1620 5 COMB LAB_X14_Y7 1 " "Info: 5: + IC(0.361 ns) + CELL(0.292 ns) = 4.070 ns; Loc. = LAB_X14_Y7; Fanout = 1; COMB Node = 'LCD:inst\|Selector34~1620'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.653 ns" { LCD:inst|Selector34~1619 LCD:inst|Selector34~1620 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 60 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.211 ns) + CELL(0.442 ns) 4.723 ns LCD:inst\|Selector161~61 6 COMB LAB_X14_Y7 1 " "Info: 6: + IC(0.211 ns) + CELL(0.442 ns) = 4.723 ns; Loc. = LAB_X14_Y7; Fanout = 1; COMB Node = 'LCD:inst\|Selector161~61'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.653 ns" { LCD:inst|Selector34~1620 LCD:inst|Selector161~61 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 452 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.361 ns) + CELL(0.292 ns) 5.376 ns LCD:inst\|Selector161~62 7 COMB LAB_X14_Y7 1 " "Info: 7: + IC(0.361 ns) + CELL(0.292 ns) = 5.376 ns; Loc. = LAB_X14_Y7; Fanout = 1; COMB Node = 'LCD:inst\|Selector161~62'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.653 ns" { LCD:inst|Selector161~61 LCD:inst|Selector161~62 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 452 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.778 ns) + CELL(0.114 ns) 6.268 ns LCD:inst\|Selector281~363 8 COMB LAB_X13_Y7 1 " "Info: 8: + IC(0.778 ns) + CELL(0.114 ns) = 6.268 ns; Loc. = LAB_X13_Y7; Fanout = 1; COMB Node = 'LCD:inst\|Selector281~363'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.892 ns" { LCD:inst|Selector161~62 LCD:inst|Selector281~363 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 42 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.063 ns) + CELL(0.590 ns) 6.921 ns LCD:inst\|Selector281~364 9 COMB LAB_X13_Y7 1 " "Info: 9: + IC(0.063 ns) + CELL(0.590 ns) = 6.921 ns; Loc. = LAB_X13_Y7; Fanout = 1; COMB Node = 'LCD:inst\|Selector281~364'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.653 ns" { LCD:inst|Selector281~363 LCD:inst|Selector281~364 } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 42 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.211 ns) + CELL(0.607 ns) 7.739 ns LCD:inst\|com_flag 10 REG LAB_X13_Y7 8 " "Info: 10: + IC(0.211 ns) + CELL(0.607 ns) = 7.739 ns; Loc. = LAB_X13_Y7; Fanout = 8; REG Node = 'LCD:inst\|com_flag'" {  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.818 ns" { LCD:inst|Selector281~364 LCD:inst|com_flag } "NODE_NAME" } } { "LCD.v" "" { Text "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/LCD.v" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.857 ns ( 36.92 % ) " "Info: Total cell delay = 2.857 ns ( 36.92 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.882 ns ( 63.08 % ) " "Info: Total interconnect delay = 4.882 ns ( 63.08 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.739 ns" { LCD:inst|Clear_cnt[10] LCD:inst|Clear_cnt[14]~665 LCD:inst|Clear_cnt[14]~666 LCD:inst|Selector34~1619 LCD:inst|Selector34~1620 LCD:inst|Selector161~61 LCD:inst|Selector161~62 LCD:inst|Selector281~363 LCD:inst|Selector281~364 LCD:inst|com_flag } "NODE_NAME" } }  } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0 0 "Fitter routing operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "2 " "Info: Average interconnect usage is 2% of the available device resources" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "9 X12_Y0 X23_Y10 " "Info: Peak interconnect usage is 9% of the available device resources in the region that extends from location X12_Y0 to location X23_Y10" {  } {  } 0 0 "Peak interconnect usage is %1!d!%% of the available device resources in the region that extends from location %2!s! to location %3!s!" 0 0 "" 0}  } {  } 0 0 "Average interconnect usage is %1!d!%% of the available device resources" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:05 " "Info: Fitter routing operations ending: elapsed time is 00:00:05" {  } {  } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0 0 "Started post-fitting delay annotation" 0 0 "" 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_RAM_METASTABILITY_INFO" "" "Info: Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." {  } {  } 0 0 "Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." 0 0 "" 0}
{ "Warning" "WFIOMGR_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "1 " "Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFIOMGR_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "rd VCC " "Info: Pin rd has VCC driving its datain port" {  } { { "f:/altera/72/quartus/bin/pin_planner.ppl" "" { PinPlanner "f:/altera/72/quartus/bin/pin_planner.ppl" { rd } } } { "f:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "f:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "rd" } } } } { "Ctl_LCD.bdf" "" { Schematic "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/Ctl_LCD.bdf" { { 368 448 624 384 "rd" "" } } } } { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rd } "NODE_NAME" } } { "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "f:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rd } "NODE_NAME" } }  } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0 "" 0}  } {  } 0 0 "Following %1!d! pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" 0 0 "" 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/Ctl_LCD.fit.smsg " "Info: Generated suppressed messages file C:/Documents and Settings/HAILONG_SHI.005895E690D643A/桌面/0730_Ctl_LCD/Ctl_LCD.fit.smsg" {  } {  } 0 0 "Generated suppressed messages file %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 4 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 4 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "173 " "Info: Allocated 173 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Mon Aug 04 13:51:15 2008 " "Info: Processing ended: Mon Aug 04 13:51:15 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:32 " "Info: Elapsed time: 00:00:32" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -