📄 first.rpt
字号:
Project Information c:\maxplus2\files\first.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 11/05/2002 15:56:40
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
first EPM7128SLC84-10 8 8 0 8 0 6 %
User Pins: 8 8 0
Project Information c:\maxplus2\files\first.rpt
** PROJECT COMPILATION MESSAGES **
Info: Design Doctor has given the project a clean bill of health based on the EPLD Rules set
Project Information c:\maxplus2\files\first.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
first@56 keyin0
first@57 keyin1
first@58 keyin2
first@60 keyin3
first@61 keyin4
first@63 keyin5
first@64 keyin6
first@65 keyin7
first@30 ledout0
first@31 ledout1
first@33 ledout2
first@34 ledout3
first@35 ledout4
first@36 ledout5
first@37 ledout6
first@39 ledout7
Device-Specific Information: c:\maxplus2\files\first.rpt
first
***** Logic for device 'first' compiled without errors.
Device: EPM7128SLC84-10
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
R R R R R R R R R R R R R
E E E E E E E E E E E E E
S S S S S S S V S S S S S S
E E E E E E E C E E E V E E E
R R R R R R R C R R R C R R R
V V V V G V V V I G G G G G V V V C V V V
E E E E N E E E N N N N N N E E E I E E E
D D D D D D D D T D D D D D D D D O D D D
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
RESERVED | 12 74 | RESERVED
VCCIO | 13 73 | RESERVED
#TDI | 14 72 | GND
RESERVED | 15 71 | #TDO
RESERVED | 16 70 | RESERVED
RESERVED | 17 69 | RESERVED
RESERVED | 18 68 | RESERVED
GND | 19 67 | RESERVED
RESERVED | 20 66 | VCCIO
RESERVED | 21 65 | keyin7
RESERVED | 22 EPM7128SLC84-10 64 | keyin6
#TMS | 23 63 | keyin5
RESERVED | 24 62 | #TCK
RESERVED | 25 61 | keyin4
VCCIO | 26 60 | keyin3
RESERVED | 27 59 | GND
RESERVED | 28 58 | keyin2
RESERVED | 29 57 | keyin1
ledout0 | 30 56 | keyin0
ledout1 | 31 55 | RESERVED
GND | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
l l l l l V l R R G V R R R G R R R R R V
e e e e e C e E E N C E E E N E E E E E C
d d d d d C d S S D C S S S D S S S S S C
o o o o o I o E E I E E E E E E E E I
u u u u u O u R R N R R R R R R R R O
t t t t t t V V T V V V V V V V V
2 3 4 5 6 7 E E E E E E E E E E
D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: c:\maxplus2\files\first.rpt
first
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
C: LC33 - LC48 2/16( 12%) 3/ 8( 37%) 0/16( 0%) 2/36( 5%)
D: LC49 - LC64 6/16( 37%) 6/ 8( 75%) 0/16( 0%) 6/36( 16%)
E: LC65 - LC80 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
F: LC81 - LC96 0/16( 0%) 6/ 8( 75%) 0/16( 0%) 0/36( 0%)
G: LC97 - LC112 0/16( 0%) 4/ 8( 50%) 0/16( 0%) 0/36( 0%)
H: LC113 - LC128 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
Total dedicated input pins used: 0/4 ( 0%)
Total I/O pins used: 20/64 ( 31%)
Total logic cells used: 8/128 ( 6%)
Total shareable expanders used: 0/128 ( 0%)
Total Turbo logic cells used: 8/128 ( 6%)
Total shareable expanders not available (n/a): 0/128 ( 0%)
Average fan-in: 1.00
Total fan-in: 8
Total input pins required: 8
Total fast input logic cells required: 0
Total output pins required: 8
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 8
Total flipflops required: 0
Total product terms required: 8
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 128 ( 0%)
Device-Specific Information: c:\maxplus2\files\first.rpt
first
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
56 (86) (F) INPUT 0 0 0 0 0 1 0 keyin0
57 (88) (F) INPUT 0 0 0 0 0 1 0 keyin1
58 (91) (F) INPUT 0 0 0 0 0 1 0 keyin2
60 (93) (F) INPUT 0 0 0 0 0 1 0 keyin3
61 (94) (F) INPUT 0 0 0 0 0 1 0 keyin4
63 (97) (G) INPUT 0 0 0 0 0 1 0 keyin5
64 (99) (G) INPUT 0 0 0 0 0 1 0 keyin6
65 (101) (G) INPUT 0 0 0 0 0 1 0 keyin7
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: c:\maxplus2\files\first.rpt
first
** OUTPUTS **
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -