⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_timer.tan.qmsg

📁 ep2c5 实现 定时器 verilog语言
💻 QMSG
📖 第 1 页 / 共 3 页
字号:
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "Cout\[22\] " "Info: Detected ripple clock \"Cout\[22\]\" as buffer" {  } { { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 45 -1 0 } } { "d:/altera/80/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/altera/80/quartus/bin/Assignment Editor.qase" 1 { { 0 "Cout\[22\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "Clk register Timer_Cout:Timer_Cout_A\|hour_L\[2\] register Timer_Disp:Timer_Disp_A\|decorder_sel\[2\] 176.09 MHz 5.679 ns Internal " "Info: Clock \"Clk\" has Internal fmax of 176.09 MHz between source register \"Timer_Cout:Timer_Cout_A\|hour_L\[2\]\" and destination register \"Timer_Disp:Timer_Disp_A\|decorder_sel\[2\]\" (period= 5.679 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.830 ns + Longest register register " "Info: + Longest register to register delay is 1.830 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Timer_Cout:Timer_Cout_A\|hour_L\[2\] 1 REG LCFF_X28_Y14_N1 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X28_Y14_N1; Fanout = 5; REG Node = 'Timer_Cout:Timer_Cout_A\|hour_L\[2\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Timer_Cout:Timer_Cout_A|hour_L[2] } "NODE_NAME" } } { "Timer_Cout.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Cout.v" 81 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.366 ns) 1.140 ns Timer_Disp:Timer_Disp_A\|Mux1~82 2 COMB LCCOMB_X28_Y14_N2 1 " "Info: 2: + IC(0.774 ns) + CELL(0.366 ns) = 1.140 ns; Loc. = LCCOMB_X28_Y14_N2; Fanout = 1; COMB Node = 'Timer_Disp:Timer_Disp_A\|Mux1~82'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.140 ns" { Timer_Cout:Timer_Cout_A|hour_L[2] Timer_Disp:Timer_Disp_A|Mux1~82 } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 39 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.376 ns) + CELL(0.206 ns) 1.722 ns Timer_Disp:Timer_Disp_A\|Mux1~83 3 COMB LCCOMB_X28_Y14_N12 1 " "Info: 3: + IC(0.376 ns) + CELL(0.206 ns) = 1.722 ns; Loc. = LCCOMB_X28_Y14_N12; Fanout = 1; COMB Node = 'Timer_Disp:Timer_Disp_A\|Mux1~83'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.582 ns" { Timer_Disp:Timer_Disp_A|Mux1~82 Timer_Disp:Timer_Disp_A|Mux1~83 } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 39 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 1.830 ns Timer_Disp:Timer_Disp_A\|decorder_sel\[2\] 4 REG LCFF_X28_Y14_N13 7 " "Info: 4: + IC(0.000 ns) + CELL(0.108 ns) = 1.830 ns; Loc. = LCFF_X28_Y14_N13; Fanout = 7; REG Node = 'Timer_Disp:Timer_Disp_A\|decorder_sel\[2\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { Timer_Disp:Timer_Disp_A|Mux1~83 Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.680 ns ( 37.16 % ) " "Info: Total cell delay = 0.680 ns ( 37.16 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.150 ns ( 62.84 % ) " "Info: Total interconnect delay = 1.150 ns ( 62.84 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.830 ns" { Timer_Cout:Timer_Cout_A|hour_L[2] Timer_Disp:Timer_Disp_A|Mux1~82 Timer_Disp:Timer_Disp_A|Mux1~83 Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "1.830 ns" { Timer_Cout:Timer_Cout_A|hour_L[2] {} Timer_Disp:Timer_Disp_A|Mux1~82 {} Timer_Disp:Timer_Disp_A|Mux1~83 {} Timer_Disp:Timer_Disp_A|decorder_sel[2] {} } { 0.000ns 0.774ns 0.376ns 0.000ns } { 0.000ns 0.366ns 0.206ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-3.585 ns - Smallest " "Info: - Smallest clock skew is -3.585 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk destination 2.861 ns + Shortest register " "Info: + Shortest clock path from clock \"Clk\" to destination register is 2.861 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns Clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'Clk'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.279 ns Clk~clkctrl 2 COMB CLKCTRL_G2 54 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.279 ns; Loc. = CLKCTRL_G2; Fanout = 54; COMB Node = 'Clk~clkctrl'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { Clk Clk~clkctrl } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.916 ns) + CELL(0.666 ns) 2.861 ns Timer_Disp:Timer_Disp_A\|decorder_sel\[2\] 3 REG LCFF_X28_Y14_N13 7 " "Info: 3: + IC(0.916 ns) + CELL(0.666 ns) = 2.861 ns; Loc. = LCFF_X28_Y14_N13; Fanout = 7; REG Node = 'Timer_Disp:Timer_Disp_A\|decorder_sel\[2\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.582 ns" { Clk~clkctrl Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 63.12 % ) " "Info: Total cell delay = 1.806 ns ( 63.12 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.055 ns ( 36.88 % ) " "Info: Total interconnect delay = 1.055 ns ( 36.88 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.861 ns" { Clk Clk~clkctrl Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.861 ns" { Clk {} Clk~combout {} Clk~clkctrl {} Timer_Disp:Timer_Disp_A|decorder_sel[2] {} } { 0.000ns 0.000ns 0.139ns 0.916ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk source 6.446 ns - Longest register " "Info: - Longest clock path from clock \"Clk\" to source register is 6.446 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns Clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'Clk'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.253 ns) + CELL(0.970 ns) 3.363 ns Cout\[22\] 2 REG LCFF_X1_Y14_N21 3 " "Info: 2: + IC(1.253 ns) + CELL(0.970 ns) = 3.363 ns; Loc. = LCFF_X1_Y14_N21; Fanout = 3; REG Node = 'Cout\[22\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.223 ns" { Clk Cout[22] } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.501 ns) + CELL(0.000 ns) 4.864 ns Cout\[22\]~clkctrl 3 COMB CLKCTRL_G3 13 " "Info: 3: + IC(1.501 ns) + CELL(0.000 ns) = 4.864 ns; Loc. = CLKCTRL_G3; Fanout = 13; COMB Node = 'Cout\[22\]~clkctrl'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.501 ns" { Cout[22] Cout[22]~clkctrl } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.916 ns) + CELL(0.666 ns) 6.446 ns Timer_Cout:Timer_Cout_A\|hour_L\[2\] 4 REG LCFF_X28_Y14_N1 5 " "Info: 4: + IC(0.916 ns) + CELL(0.666 ns) = 6.446 ns; Loc. = LCFF_X28_Y14_N1; Fanout = 5; REG Node = 'Timer_Cout:Timer_Cout_A\|hour_L\[2\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.582 ns" { Cout[22]~clkctrl Timer_Cout:Timer_Cout_A|hour_L[2] } "NODE_NAME" } } { "Timer_Cout.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Cout.v" 81 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.776 ns ( 43.07 % ) " "Info: Total cell delay = 2.776 ns ( 43.07 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.670 ns ( 56.93 % ) " "Info: Total interconnect delay = 3.670 ns ( 56.93 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.446 ns" { Clk Cout[22] Cout[22]~clkctrl Timer_Cout:Timer_Cout_A|hour_L[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "6.446 ns" { Clk {} Clk~combout {} Cout[22] {} Cout[22]~clkctrl {} Timer_Cout:Timer_Cout_A|hour_L[2] {} } { 0.000ns 0.000ns 1.253ns 1.501ns 0.916ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.861 ns" { Clk Clk~clkctrl Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.861 ns" { Clk {} Clk~combout {} Clk~clkctrl {} Timer_Disp:Timer_Disp_A|decorder_sel[2] {} } { 0.000ns 0.000ns 0.139ns 0.916ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.446 ns" { Clk Cout[22] Cout[22]~clkctrl Timer_Cout:Timer_Cout_A|hour_L[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "6.446 ns" { Clk {} Clk~combout {} Cout[22] {} Cout[22]~clkctrl {} Timer_Cout:Timer_Cout_A|hour_L[2] {} } { 0.000ns 0.000ns 1.253ns 1.501ns 0.916ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" {  } { { "Timer_Cout.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Cout.v" 81 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" {  } { { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.830 ns" { Timer_Cout:Timer_Cout_A|hour_L[2] Timer_Disp:Timer_Disp_A|Mux1~82 Timer_Disp:Timer_Disp_A|Mux1~83 Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "1.830 ns" { Timer_Cout:Timer_Cout_A|hour_L[2] {} Timer_Disp:Timer_Disp_A|Mux1~82 {} Timer_Disp:Timer_Disp_A|Mux1~83 {} Timer_Disp:Timer_Disp_A|decorder_sel[2] {} } { 0.000ns 0.774ns 0.376ns 0.000ns } { 0.000ns 0.366ns 0.206ns 0.108ns } "" } } { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.861 ns" { Clk Clk~clkctrl Timer_Disp:Timer_Disp_A|decorder_sel[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.861 ns" { Clk {} Clk~combout {} Clk~clkctrl {} Timer_Disp:Timer_Disp_A|decorder_sel[2] {} } { 0.000ns 0.000ns 0.139ns 0.916ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.446 ns" { Clk Cout[22] Cout[22]~clkctrl Timer_Cout:Timer_Cout_A|hour_L[2] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "6.446 ns" { Clk {} Clk~combout {} Cout[22] {} Cout[22]~clkctrl {} Timer_Cout:Timer_Cout_A|hour_L[2] {} } { 0.000ns 0.000ns 1.253ns 1.501ns 0.916ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0 0}
{ "Info" "ITDB_TSU_RESULT" "dff_A Sw_n\[0\] Clk -0.850 ns register " "Info: tsu for register \"dff_A\" (data pin = \"Sw_n\[0\]\", clock pin = \"Clk\") is -0.850 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "2.006 ns + Longest pin register " "Info: + Longest pin to register delay is 2.006 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.130 ns) 1.130 ns Sw_n\[0\] 1 PIN PIN_27 1 " "Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_27; Fanout = 1; PIN Node = 'Sw_n\[0\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Sw_n[0] } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.562 ns) + CELL(0.206 ns) 1.898 ns dff_A~feeder 2 COMB LCCOMB_X1_Y9_N26 1 " "Info: 2: + IC(0.562 ns) + CELL(0.206 ns) = 1.898 ns; Loc. = LCCOMB_X1_Y9_N26; Fanout = 1; COMB Node = 'dff_A~feeder'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.768 ns" { Sw_n[0] dff_A~feeder } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 2.006 ns dff_A 3 REG LCFF_X1_Y9_N27 1 " "Info: 3: + IC(0.000 ns) + CELL(0.108 ns) = 2.006 ns; Loc. = LCFF_X1_Y9_N27; Fanout = 1; REG Node = 'dff_A'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { dff_A~feeder dff_A } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.444 ns ( 71.98 % ) " "Info: Total cell delay = 1.444 ns ( 71.98 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.562 ns ( 28.02 % ) " "Info: Total interconnect delay = 0.562 ns ( 28.02 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.006 ns" { Sw_n[0] dff_A~feeder dff_A } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.006 ns" { Sw_n[0] {} Sw_n[0]~combout {} dff_A~feeder {} dff_A {} } { 0.000ns 0.000ns 0.562ns 0.000ns } { 0.000ns 1.130ns 0.206ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" {  } { { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 23 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk destination 2.816 ns - Shortest register " "Info: - Shortest clock path from clock \"Clk\" to destination register is 2.816 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns Clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'Clk'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.279 ns Clk~clkctrl 2 COMB CLKCTRL_G2 54 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.279 ns; Loc. = CLKCTRL_G2; Fanout = 54; COMB Node = 'Clk~clkctrl'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { Clk Clk~clkctrl } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.871 ns) + CELL(0.666 ns) 2.816 ns dff_A 3 REG LCFF_X1_Y9_N27 1 " "Info: 3: + IC(0.871 ns) + CELL(0.666 ns) = 2.816 ns; Loc. = LCFF_X1_Y9_N27; Fanout = 1; REG Node = 'dff_A'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.537 ns" { Clk~clkctrl dff_A } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 64.13 % ) " "Info: Total cell delay = 1.806 ns ( 64.13 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.010 ns ( 35.87 % ) " "Info: Total interconnect delay = 1.010 ns ( 35.87 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.816 ns" { Clk Clk~clkctrl dff_A } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.816 ns" { Clk {} Clk~combout {} Clk~clkctrl {} dff_A {} } { 0.000ns 0.000ns 0.139ns 0.871ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.006 ns" { Sw_n[0] dff_A~feeder dff_A } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.006 ns" { Sw_n[0] {} Sw_n[0]~combout {} dff_A~feeder {} dff_A {} } { 0.000ns 0.000ns 0.562ns 0.000ns } { 0.000ns 1.130ns 0.206ns 0.108ns } "" } } { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.816 ns" { Clk Clk~clkctrl dff_A } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.816 ns" { Clk {} Clk~combout {} Clk~clkctrl {} dff_A {} } { 0.000ns 0.000ns 0.139ns 0.871ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "Clk Sev_Seg_Led_Data_n\[7\] Timer_Disp:Timer_Disp_A\|led_com_n\[1\] 9.579 ns register " "Info: tco from clock \"Clk\" to destination pin \"Sev_Seg_Led_Data_n\[7\]\" through register \"Timer_Disp:Timer_Disp_A\|led_com_n\[1\]\" is 9.579 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk source 2.855 ns + Longest register " "Info: + Longest clock path from clock \"Clk\" to source register is 2.855 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns Clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'Clk'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Clk } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.279 ns Clk~clkctrl 2 COMB CLKCTRL_G2 54 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.279 ns; Loc. = CLKCTRL_G2; Fanout = 54; COMB Node = 'Clk~clkctrl'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { Clk Clk~clkctrl } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.910 ns) + CELL(0.666 ns) 2.855 ns Timer_Disp:Timer_Disp_A\|led_com_n\[1\] 3 REG LCFF_X1_Y14_N25 2 " "Info: 3: + IC(0.910 ns) + CELL(0.666 ns) = 2.855 ns; Loc. = LCFF_X1_Y14_N25; Fanout = 2; REG Node = 'Timer_Disp:Timer_Disp_A\|led_com_n\[1\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.576 ns" { Clk~clkctrl Timer_Disp:Timer_Disp_A|led_com_n[1] } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 63.26 % ) " "Info: Total cell delay = 1.806 ns ( 63.26 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.049 ns ( 36.74 % ) " "Info: Total interconnect delay = 1.049 ns ( 36.74 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.855 ns" { Clk Clk~clkctrl Timer_Disp:Timer_Disp_A|led_com_n[1] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.855 ns" { Clk {} Clk~combout {} Clk~clkctrl {} Timer_Disp:Timer_Disp_A|led_com_n[1] {} } { 0.000ns 0.000ns 0.139ns 0.910ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" {  } { { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.420 ns + Longest register pin " "Info: + Longest register to pin delay is 6.420 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Timer_Disp:Timer_Disp_A\|led_com_n\[1\] 1 REG LCFF_X1_Y14_N25 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X1_Y14_N25; Fanout = 2; REG Node = 'Timer_Disp:Timer_Disp_A\|led_com_n\[1\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { Timer_Disp:Timer_Disp_A|led_com_n[1] } "NODE_NAME" } } { "Timer_Disp.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer_Disp.v" 37 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.479 ns) + CELL(0.651 ns) 1.130 ns Sev_Seg_Led_Data_n~16 2 COMB LCCOMB_X1_Y14_N30 1 " "Info: 2: + IC(0.479 ns) + CELL(0.651 ns) = 1.130 ns; Loc. = LCCOMB_X1_Y14_N30; Fanout = 1; COMB Node = 'Sev_Seg_Led_Data_n~16'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.130 ns" { Timer_Disp:Timer_Disp_A|led_com_n[1] Sev_Seg_Led_Data_n~16 } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.014 ns) + CELL(3.276 ns) 6.420 ns Sev_Seg_Led_Data_n\[7\] 3 PIN PIN_56 0 " "Info: 3: + IC(2.014 ns) + CELL(3.276 ns) = 6.420 ns; Loc. = PIN_56; Fanout = 0; PIN Node = 'Sev_Seg_Led_Data_n\[7\]'" {  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.290 ns" { Sev_Seg_Led_Data_n~16 Sev_Seg_Led_Data_n[7] } "NODE_NAME" } } { "Timer.v" "" { Text "F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.v" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.927 ns ( 61.17 % ) " "Info: Total cell delay = 3.927 ns ( 61.17 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.493 ns ( 38.83 % ) " "Info: Total interconnect delay = 2.493 ns ( 38.83 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.420 ns" { Timer_Disp:Timer_Disp_A|led_com_n[1] Sev_Seg_Led_Data_n~16 Sev_Seg_Led_Data_n[7] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "6.420 ns" { Timer_Disp:Timer_Disp_A|led_com_n[1] {} Sev_Seg_Led_Data_n~16 {} Sev_Seg_Led_Data_n[7] {} } { 0.000ns 0.479ns 2.014ns } { 0.000ns 0.651ns 3.276ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0}  } { { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.855 ns" { Clk Clk~clkctrl Timer_Disp:Timer_Disp_A|led_com_n[1] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.855 ns" { Clk {} Clk~combout {} Clk~clkctrl {} Timer_Disp:Timer_Disp_A|led_com_n[1] {} } { 0.000ns 0.000ns 0.139ns 0.910ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.420 ns" { Timer_Disp:Timer_Disp_A|led_com_n[1] Sev_Seg_Led_Data_n~16 Sev_Seg_Led_Data_n[7] } "NODE_NAME" } } { "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/80/quartus/bin/Technology_Viewer.qrui" "6.420 ns" { Timer_Disp:Timer_Disp_A|led_com_n[1] {} Sev_Seg_Led_Data_n~16 {} Sev_Seg_Led_Data_n[7] {} } { 0.000ns 0.479ns 2.014ns } { 0.000ns 0.651ns 3.276ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -