📄 fa.syr
字号:
Release 9.2i - xst J.36Copyright (c) 1995-2007 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to ./xst/projnav.tmpCPU : 0.00 / 0.31 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.31 s | Elapsed : 0.00 / 1.00 s --> Reading design: fa.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) Design Hierarchy Analysis 4) HDL Analysis 5) HDL Synthesis 5.1) HDL Synthesis Report 6) Advanced HDL Synthesis 6.1) Advanced HDL Synthesis Report 7) Low Level Synthesis 8) Partition Report 9) Final Report=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "fa.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "fa"Output Format : NGCTarget Device : Automotive 9500XL---- Source OptionsTop Module Name : faAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoSafe Implementation : NoMux Extraction : YESResource Sharing : YES---- Target OptionsAdd IO Buffers : YESMACRO Preserve : YESXOR Preserve : YESEquivalent register Removal : YES---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Library Search Order : fa.lsoKeep Hierarchy : YESRTL Output : YesHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainVerilog 2001 : YES---- Other OptionsClock Enable : YESwysiwyg : NO==================================================================================================================================================* HDL Compilation *=========================================================================Compiling verilog file "fa.v" in library workModule <fa> compiledNo errors in compilationAnalysis of file <"fa.prj"> succeeded. =========================================================================* Design Hierarchy Analysis *=========================================================================Analyzing hierarchy for module <fa> in library <work>.=========================================================================* HDL Analysis *=========================================================================Analyzing top module <fa>.Module <fa> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================Performing bidirectional port resolution...Synthesizing Unit <fa>. Related source file is "fa.v". Found 1-bit xor3 for signal <sum>.Unit <fa> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# Xors : 1 1-bit xor3 : 1==================================================================================================================================================* Advanced HDL Synthesis *==================================================================================================================================================Advanced HDL Synthesis ReportMacro Statistics# Xors : 1 1-bit xor3 : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <fa> ...=========================================================================* Partition Report *=========================================================================Partition Implementation Status------------------------------- No Partitions were found in this design.-------------------------------=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : fa.ngrTop Level Output File Name : faOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : YESTarget Technology : Automotive 9500XLMacro Preserve : YESXOR Preserve : YESClock Enable : YESwysiwyg : NODesign Statistics# IOs : 5Cell Usage :# BELS : 8# AND2 : 3# INV : 1# OR2 : 2# XOR2 : 2# IO Buffers : 5# IBUF : 3# OBUF : 2=========================================================================CPU : 3.69 / 4.03 s | Elapsed : 3.00 / 4.00 s --> Total memory usage is 116212 kilobytesNumber of errors : 0 ( 0 filtered)Number of warnings : 0 ( 0 filtered)Number of infos : 0 ( 0 filtered)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -