⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 uart.tan.rpt

📁 FPGA的串口模块
💻 RPT
📖 第 1 页 / 共 5 页
字号:

+---------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                                      ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                         ; Setting            ; From ; To ; Entity Name ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                                    ; EPF10K20TC144-4    ;      ;    ;             ;
; Timing Models                                                  ; Final              ;      ;    ;             ;
; Default hold multicycle                                        ; Same as Multicycle ;      ;    ;             ;
; Cut paths between unrelated clock domains                      ; On                 ;      ;    ;             ;
; Cut off read during write signal paths                         ; On                 ;      ;    ;             ;
; Cut off feedback from I/O pins                                 ; On                 ;      ;    ;             ;
; Report Combined Fast/Slow Timing                               ; Off                ;      ;    ;             ;
; Ignore Clock Settings                                          ; Off                ;      ;    ;             ;
; Analyze latches as synchronous elements                        ; On                 ;      ;    ;             ;
; Enable Recovery/Removal analysis                               ; Off                ;      ;    ;             ;
; Enable Clock Latency                                           ; Off                ;      ;    ;             ;
; Use TimeQuest Timing Analyzer                                  ; Off                ;      ;    ;             ;
; Number of source nodes to report per destination node          ; 10                 ;      ;    ;             ;
; Number of destination nodes to report                          ; 10                 ;      ;    ;             ;
; Number of paths to report                                      ; 200                ;      ;    ;             ;
; Report Minimum Timing Checks                                   ; Off                ;      ;    ;             ;
; Use Fast Timing Models                                         ; Off                ;      ;    ;             ;
; Report IO Paths Separately                                     ; Off                ;      ;    ;             ;
; Perform Multicorner Analysis                                   ; Off                ;      ;    ;             ;
; Reports the worst-case path for each clock domain and analysis ; Off                ;      ;    ;             ;
+----------------------------------------------------------------+--------------------+------+----+-------------+


+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary                                                                                                                                                             ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type     ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk32mhz        ;                    ; User Pin ; None             ; 0.000 ns      ; 0.000 ns     ; --       ; N/A                   ; N/A                 ; N/A    ;              ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+


+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk32mhz'                                                                                                                                                                                                                                                                                                                                 ;
+-----------------------------------------+-----------------------------------------------------+----------------------------------------------------------------------+----------------------------------------------------------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack                                   ; Actual fmax (period)                                ; From                                                                 ; To                                                                   ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-----------------------------------------+-----------------------------------------------------+----------------------------------------------------------------------+----------------------------------------------------------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A                                     ; 38.61 MHz ( period = 25.900 ns )                    ; reciever:inst1|\pro2:rcnt[1]                                         ; reciever:inst1|\pro2:rcnt[30]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 22.300 ns               ;
; N/A                                     ; 38.91 MHz ( period = 25.700 ns )                    ; reciever:inst1|\pro2:rcnt[2]                                         ; reciever:inst1|\pro2:rcnt[30]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 22.100 ns               ;
; N/A                                     ; 39.06 MHz ( period = 25.600 ns )                    ; reciever:inst1|\pro2:rcnt[1]                                         ; reciever:inst1|\pro2:rcnt[31]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 22.000 ns               ;
; N/A                                     ; 39.06 MHz ( period = 25.600 ns )                    ; reciever:inst1|\pro2:rcnt[1]                                         ; reciever:inst1|\pro2:rcnt[29]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 22.000 ns               ;
; N/A                                     ; 39.37 MHz ( period = 25.400 ns )                    ; reciever:inst1|\pro2:rcnt[2]                                         ; reciever:inst1|\pro2:rcnt[31]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 21.800 ns               ;
; N/A                                     ; 39.37 MHz ( period = 25.400 ns )                    ; reciever:inst1|\pro2:rcnt[2]                                         ; reciever:inst1|\pro2:rcnt[29]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 21.800 ns               ;
; N/A                                     ; 39.53 MHz ( period = 25.300 ns )                    ; reciever:inst1|\pro2:rcnt[3]                                         ; reciever:inst1|\pro2:rcnt[30]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 21.700 ns               ;
; N/A                                     ; 39.53 MHz ( period = 25.300 ns )                    ; reciever:inst1|\pro2:rcnt[1]                                         ; reciever:inst1|\pro2:rcnt[28]                                        ; clk32mhz   ; clk32mhz ; None                        ; None                      ; 21.700 ns               ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -