📄 now_direction_disp.tan.qmsg
字号:
{ "Info" "ITDB_FULL_TCO_RESULT" "Clock_1KHz Direction_Disp_Row1\[0\] Direction_Disp_Row2\[1\]~reg0 17.600 ns register " "Info: tco from clock \"Clock_1KHz\" to destination pin \"Direction_Disp_Row1\[0\]\" through register \"Direction_Disp_Row2\[1\]~reg0\" is 17.600 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clock_1KHz source 1.300 ns + Longest register " "Info: + Longest clock path from clock \"Clock_1KHz\" to source register is 1.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.200 ns) 1.200 ns Clock_1KHz 1 CLK PIN_43 5 " "Info: 1: + IC(0.000 ns) + CELL(1.200 ns) = 1.200 ns; Loc. = PIN_43; Fanout = 5; CLK Node = 'Clock_1KHz'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Clock_1KHz } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 11 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.100 ns) 1.300 ns Direction_Disp_Row2\[1\]~reg0 2 REG LC21 31 " "Info: 2: + IC(0.000 ns) + CELL(0.100 ns) = 1.300 ns; Loc. = LC21; Fanout = 31; REG Node = 'Direction_Disp_Row2\[1\]~reg0'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "0.100 ns" { Clock_1KHz Direction_Disp_Row2[1]~reg0 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 25 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.300 ns 100.00 % " "Info: Total cell delay = 1.300 ns ( 100.00 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "1.300 ns" { Clock_1KHz Direction_Disp_Row2[1]~reg0 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "1.300 ns" { Clock_1KHz Clock_1KHz~out Direction_Disp_Row2[1]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.200ns 0.100ns } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.300 ns + " "Info: + Micro clock to output delay of source is 1.300 ns" { } { { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 25 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "15.000 ns + Longest register pin " "Info: + Longest register to pin delay is 15.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Direction_Disp_Row2\[1\]~reg0 1 REG LC21 31 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC21; Fanout = 31; REG Node = 'Direction_Disp_Row2\[1\]~reg0'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Direction_Disp_Row2[1]~reg0 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 25 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.100 ns) + CELL(2.600 ns) 3.700 ns Direction_Disp_Row1~1105 2 COMB LC9 1 " "Info: 2: + IC(1.100 ns) + CELL(2.600 ns) = 3.700 ns; Loc. = LC9; Fanout = 1; COMB Node = 'Direction_Disp_Row1~1105'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "3.700 ns" { Direction_Disp_Row2[1]~reg0 Direction_Disp_Row1~1105 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 13 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.900 ns) 5.600 ns Direction_Disp_Row1~1070 3 COMB LC10 3 " "Info: 3: + IC(0.000 ns) + CELL(1.900 ns) = 5.600 ns; Loc. = LC10; Fanout = 3; COMB Node = 'Direction_Disp_Row1~1070'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "1.900 ns" { Direction_Disp_Row1~1105 Direction_Disp_Row1~1070 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 13 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.600 ns) 10.200 ns Direction_Disp_Row1\[6\]\$latch~14 4 COMB LOOP LC17 5 " "Info: 4: + IC(0.000 ns) + CELL(4.600 ns) = 10.200 ns; Loc. = LC17; Fanout = 5; COMB LOOP Node = 'Direction_Disp_Row1\[6\]\$latch~14'" { { "Info" "ITDB_PART_OF_SCC" "Direction_Disp_Row1\[6\]\$latch~14 LC17 " "Info: Loc. = LC17; Node \"Direction_Disp_Row1\[6\]\$latch~14\"" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "4.600 ns" { Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.600 ns) 14.800 ns Direction_Disp_Row1\[6\]\$latch~18 5 COMB LC22 1 " "Info: 5: + IC(1.000 ns) + CELL(3.600 ns) = 14.800 ns; Loc. = LC22; Fanout = 1; COMB Node = 'Direction_Disp_Row1\[6\]\$latch~18'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "4.600 ns" { Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.200 ns) 15.000 ns Direction_Disp_Row1\[0\] 6 PIN PIN_36 0 " "Info: 6: + IC(0.000 ns) + CELL(0.200 ns) = 15.000 ns; Loc. = PIN_36; Fanout = 0; PIN Node = 'Direction_Disp_Row1\[0\]'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "0.200 ns" { Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 13 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "12.900 ns 86.00 % " "Info: Total cell delay = 12.900 ns ( 86.00 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.100 ns 14.00 % " "Info: Total interconnect delay = 2.100 ns ( 14.00 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "15.000 ns" { Direction_Disp_Row2[1]~reg0 Direction_Disp_Row1~1105 Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "15.000 ns" { Direction_Disp_Row2[1]~reg0 Direction_Disp_Row1~1105 Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } { 0.000ns 1.100ns 0.000ns 0.000ns 1.000ns 0.000ns } { 0.000ns 2.600ns 1.900ns 4.600ns 3.600ns 0.200ns } } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "1.300 ns" { Clock_1KHz Direction_Disp_Row2[1]~reg0 } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "1.300 ns" { Clock_1KHz Clock_1KHz~out Direction_Disp_Row2[1]~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.200ns 0.100ns } } } { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "15.000 ns" { Direction_Disp_Row2[1]~reg0 Direction_Disp_Row1~1105 Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "15.000 ns" { Direction_Disp_Row2[1]~reg0 Direction_Disp_Row1~1105 Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } { 0.000ns 1.100ns 0.000ns 0.000ns 1.000ns 0.000ns } { 0.000ns 2.600ns 1.900ns 4.600ns 3.600ns 0.200ns } } } } 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "En Direction_Disp_Row1\[0\] 14.200 ns Longest " "Info: Longest tpd from source pin \"En\" to destination pin \"Direction_Disp_Row1\[0\]\" is 14.200 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.200 ns) 0.200 ns En 1 PIN PIN_16 6 " "Info: 1: + IC(0.000 ns) + CELL(0.200 ns) = 0.200 ns; Loc. = PIN_16; Fanout = 6; PIN Node = 'En'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { En } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 10 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.600 ns) 4.800 ns Direction_Disp_Row1~1070 2 COMB LC10 3 " "Info: 2: + IC(1.000 ns) + CELL(3.600 ns) = 4.800 ns; Loc. = LC10; Fanout = 3; COMB Node = 'Direction_Disp_Row1~1070'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "4.600 ns" { En Direction_Disp_Row1~1070 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 13 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.600 ns) 9.400 ns Direction_Disp_Row1\[6\]\$latch~14 3 COMB LOOP LC17 5 " "Info: 3: + IC(0.000 ns) + CELL(4.600 ns) = 9.400 ns; Loc. = LC17; Fanout = 5; COMB LOOP Node = 'Direction_Disp_Row1\[6\]\$latch~14'" { { "Info" "ITDB_PART_OF_SCC" "Direction_Disp_Row1\[6\]\$latch~14 LC17 " "Info: Loc. = LC17; Node \"Direction_Disp_Row1\[6\]\$latch~14\"" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "" { Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "4.600 ns" { Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.600 ns) 14.000 ns Direction_Disp_Row1\[6\]\$latch~18 4 COMB LC22 1 " "Info: 4: + IC(1.000 ns) + CELL(3.600 ns) = 14.000 ns; Loc. = LC22; Fanout = 1; COMB Node = 'Direction_Disp_Row1\[6\]\$latch~18'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "4.600 ns" { Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 29 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.200 ns) 14.200 ns Direction_Disp_Row1\[0\] 5 PIN PIN_36 0 " "Info: 5: + IC(0.000 ns) + CELL(0.200 ns) = 14.200 ns; Loc. = PIN_36; Fanout = 0; PIN Node = 'Direction_Disp_Row1\[0\]'" { } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "0.200 ns" { Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } "NODE_NAME" } "" } } { "Now_Direction_Disp.v" "" { Text "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/Now_Direction_Disp.v" 13 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "12.200 ns 85.92 % " "Info: Total cell delay = 12.200 ns ( 85.92 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 14.08 % " "Info: Total interconnect delay = 2.000 ns ( 14.08 % )" { } { } 0} } { { "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" "" { Report "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp_cmp.qrpt" Compiler "Now_Direction_Disp" "UNKNOWN" "V1" "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/db/Now_Direction_Disp.quartus_db" { Floorplan "E:/戴仙金/资料/Verilog书/源代码/lift_control/Slave_Control/Now_Direction_Disp/" "" "14.200 ns" { En Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } "NODE_NAME" } "" } } { "d:/altera/quartus42/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus42/bin/Technology_Viewer.qrui" "14.200 ns" { En En~out Direction_Disp_Row1~1070 Direction_Disp_Row1[6]$latch~14 Direction_Disp_Row1[6]$latch~18 Direction_Disp_Row1[0] } { 0.000ns 0.000ns 1.000ns 0.000ns 1.000ns 0.000ns } { 0.000ns 0.200ns 3.600ns 4.600ns 3.600ns 0.200ns } } } } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1 " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Tue Aug 08 00:45:45 2006 " "Info: Processing ended: Tue Aug 08 00:45:45 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -