📄 or1200_pic.v
字号:
////////////////////////////////////////////////////////////////////////// //////// OR1200's Programmable Interrupt Controller //////// //////// This file is part of the OpenRISC 1200 project //////// http://www.opencores.org/cores/or1k/ //////// //////// Description //////// PIC according to OR1K architectural specification. //////// //////// To Do: //////// None //////// //////// Author(s): //////// - Damjan Lampret, lampret@opencores.org //////// ////////////////////////////////////////////////////////////////////////////// //////// Copyright (C) 2000 Authors and OPENCORES.ORG //////// //////// This source file may be used and distributed without //////// restriction provided that this copyright statement is not //////// removed from the file and that any derivative work contains //////// the original copyright notice and the associated disclaimer. //////// //////// This source file is free software; you can redistribute it //////// and/or modify it under the terms of the GNU Lesser General //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any //////// later version. //////// //////// This source is distributed in the hope that it will be //////// useful, but WITHOUT ANY WARRANTY; without even the implied //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //////// PURPOSE. See the GNU Lesser General Public License for more //////// details. //////// //////// You should have received a copy of the GNU Lesser General //////// Public License along with this source; if not, download it //////// from http://www.opencores.org/lgpl.shtml //////// ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: or1200_pic.v,v $// Revision 1.4 2004/06/08 18:17:36 lampret// Non-functional changes. Coding style fixes.//// Revision 1.3 2002/03/29 15:16:56 lampret// Some of the warnings fixed.//// Revision 1.2 2002/01/18 07:56:00 lampret// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.//// Revision 1.1 2002/01/03 08:16:15 lampret// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.//// Revision 1.8 2001/10/21 17:57:16 lampret// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.//// Revision 1.7 2001/10/14 13:12:10 lampret// MP3 version.//// Revision 1.1.1.1 2001/10/06 10:18:36 igorm// no message//// Revision 1.2 2001/08/09 13:39:33 lampret// Major clean-up.//// Revision 1.1 2001/07/20 00:46:21 lampret// Development version of RTL. Libraries are missing.////// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "or1200_defines.v"module or1200_pic( // RISC Internal Interface clk, rst, spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o, pic_wakeup, intr, // PIC Interface pic_int);//// RISC Internal Interface//input clk; // Clockinput rst; // Resetinput spr_cs; // SPR CSinput spr_write; // SPR Writeinput [31:0] spr_addr; // SPR Addressinput [31:0] spr_dat_i; // SPR Write Dataoutput [31:0] spr_dat_o; // SPR Read Dataoutput pic_wakeup; // Wakeup to the PMoutput intr; // interrupt // exception request//// PIC Interface//input [`OR1200_PIC_INTS-1:0] pic_int;// Interrupt inputs`ifdef OR1200_PIC_IMPLEMENTED//// PIC Mask Register bits (or no register)//`ifdef OR1200_PIC_PICMRreg [`OR1200_PIC_INTS-1:2] picmr; // PICMR bits`elsewire [`OR1200_PIC_INTS-1:2] picmr; // No PICMR register`endif//// PIC Status Register bits (or no register)//`ifdef OR1200_PIC_PICSRreg [`OR1200_PIC_INTS-1:0] picsr; // PICSR bits`elsewire [`OR1200_PIC_INTS-1:0] picsr; // No PICSR register`endif//// Internal wires & regs//wire picmr_sel; // PICMR selectwire picsr_sel; // PICSR selectwire [`OR1200_PIC_INTS-1:0] um_ints;// Unmasked interruptsreg [31:0] spr_dat_o; // SPR data out//// PIC registers address decoder//assign picmr_sel = (spr_cs && (spr_addr[`OR1200_PICOFS_BITS] == `OR1200_PIC_OFS_PICMR)) ? 1'b1 : 1'b0;assign picsr_sel = (spr_cs && (spr_addr[`OR1200_PICOFS_BITS] == `OR1200_PIC_OFS_PICSR)) ? 1'b1 : 1'b0;//// Write to PICMR//`ifdef OR1200_PIC_PICMRalways @(posedge clk or posedge rst) if (rst) picmr <= {1'b1, {`OR1200_PIC_INTS-3{1'b0}}}; else if (picmr_sel && spr_write) begin picmr <= #1 spr_dat_i[`OR1200_PIC_INTS-1:2]; end`elseassign picmr = (`OR1200_PIC_INTS)'b1;`endif//// Write to PICSR, both CPU and external ints//`ifdef OR1200_PIC_PICSRalways @(posedge clk or posedge rst) if (rst) picsr <= {`OR1200_PIC_INTS{1'b0}}; else if (picsr_sel && spr_write) begin picsr <= #1 spr_dat_i[`OR1200_PIC_INTS-1:0] | um_ints; end else picsr <= #1 picsr | um_ints;`elseassign picsr = pic_int;`endif//// Read PIC registers//always @(spr_addr or picmr or picsr) case (spr_addr[`OR1200_PICOFS_BITS]) // synopsys parallel_case`ifdef OR1200_PIC_READREGS `OR1200_PIC_OFS_PICMR: begin spr_dat_o[`OR1200_PIC_INTS-1:0] = {picmr, 2'b0};`ifdef OR1200_PIC_UNUSED_ZERO spr_dat_o[31:`OR1200_PIC_INTS] = {32-`OR1200_PIC_INTS{1'b0}};`endif end`endif default: begin spr_dat_o[`OR1200_PIC_INTS-1:0] = picsr;`ifdef OR1200_PIC_UNUSED_ZERO spr_dat_o[31:`OR1200_PIC_INTS] = {32-`OR1200_PIC_INTS{1'b0}};`endif end endcase//// Unmasked interrupts//assign um_ints = pic_int & {picmr, 2'b11};//// Generate intr//assign intr = |um_ints;//// Assert pic_wakeup when intr is asserted//assign pic_wakeup = intr;`else//// When PIC is not implemented, drive all outputs as would when PIC is disabled//assign intr = pic_int[1] | pic_int[0];assign pic_wakeup= intr;//// Read PIC registers//`ifdef OR1200_PIC_READREGSassign spr_dat_o[`OR1200_PIC_INTS-1:0] = `OR1200_PIC_INTS'b0;`ifdef OR1200_PIC_UNUSED_ZEROassign spr_dat_o[31:`OR1200_PIC_INTS] = 32-`OR1200_PIC_INTS'b0;`endif`endif`endifendmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -