📄 tenths.xco
字号:
# Xilinx CORE Generator 6.1i# Username = Xilinx# COREGenPath = c:\xilinx\coregen# ProjectPath = c:\xilinx\ISE\wtut_ver# ExpandedProjectPath = C:\xilinx\ISEexamples\wtut_ver# OverwriteFiles = Default# Core name: tenths# Number of Primitives in design: 25# Number of CLBs used in design: 3# Number of Slices used in design: 8# Number of LUT sites used in design: 12# Number of LUTs used in design: 12# Number of REG used in design: 6# Number of SRL16s used in design: 0# Number of Distributed RAM primitives used in design: 0# Number of Block Memories used in design: 0# Number of Dedicated Multipliers used in design: 0# Number of HU_SETs used: 1# Huset "default" = (0, 0) to (1, 3) in CLBs# SET BusFormat = BusFormatAngleBracketNotRippedSET XilinxFamily = Virtex2SET OutputOption = OutputProductsSET FlowVendor = Foundation_iSESET FormalVerification = NoneSET OutputProducts = ImpNetlist ASYSymbol VHDLSim VerilogSimSELECT Binary_Counter Virtex2 Xilinx,_Inc. 6.0CSET ce_override_for_load = falseCSET async_init_value = 1CSET create_rpm = trueCSET clock_enable = trueCSET load = falseCSET ce_overrides = sync_controls_override_ceCSET load_sense = active_highCSET sync_init_value = 0CSET operation = upCSET threshold_1 = falseCSET threshold_0 = trueCSET count_style = count_by_constantCSET restrict_count = trueCSET count_by_value = 1CSET component_name = tenthsCSET threshold_early = trueCSET asynchronous_settings = initCSET threshold_1_value = MAXCSET count_to_value = ACSET threshold_0_value = ACSET threshold_options = registeredCSET set_clear_priority = clear_overrides_setCSET output_width = 4CSET synchronous_settings = noneGENERATE
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -