⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 csc_top.par

📁 采用FPGA实现色彩空间转换R’G’B’ to Y’CbCr的VHDL和verilog源代码,支持xilinx的各种器件.
💻 PAR
字号:
Release 4.2.03i - Par E.38Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.Fri Aug 02 15:06:53 2002par -w -detail -l 5 csc_top_map.ncd csc_top.ncd csc_top.pcfConstraints file: csc_top.pcfLoading design for application par from file csc_top_map.ncd.   "csc_top" is an NCD, version 2.37, device xcv50e, package cs144, speed -6Loading device for application par from file 'v50e.nph' in environment C:/ISE42.Device speed data version:  PRELIMINARY 1.65 2001-12-19.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs            50 out of 94     53%      Number of LOCed External IOBs    0 out of 50      0%   Number of SLICEs                  236 out of 768    30%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   5 (set by user)Placer effort level (-pl):    5 (default)Placer cost table entry (-t): 1Router effort level (-rl):    5 (default)Extra effort level (-xe):     1 (default)Starting initial Timing Analysis.  REAL time: 0 secs Finished initial Timing Analysis.  REAL time: 2 secs Starting initial Placement phase. REAL time: 2 secs Finished initial Placement phase. REAL time: 2 secs Starting the placer. REAL time: 2 secs Placement pass 1 .Placer score = 42365Placement pass 2 ....Placer score = 42482Placement pass 3 ........................Placer score = 43062Placement pass 4 ........Placer score = 41277Placement pass 5 ......Placer score = 42257Placement pass 6 .....................................Placer score = 48528Optimizing ... Placer score = 41972Placer score = 41951Placer score = 42191Placer score = 42385Placer score = 42645Placer score = 42312Placer score = 42553Placer score = 42270Placer score = 41944Placer score = 41851Placer score = 41976Placer score = 41826Placer score = 41736Placer score = 41676Placer score = 41551Placer score = 41751Placer score = 41811Placer score = 41691Placer score = 41723Placer score = 41452Placer score = 41497Placer score = 41377Placer score = 41272Placer score = 41212Placer score = 41077Placer score = 41107Placer score = 41062Placer score = 41062Placer stage completed in real time: 4 secs Optimizing ... Placer score = 36990Placer completed in real time: 5 secs Dumping design to file csc_top.ncd.Total REAL time to Placer completion: 5 secs Total CPU time to Placer completion: 4 secs 0 connection(s) routed; 1483 unrouted active, 30 unrouted PWR/GND.Starting router resource preassignmentCompleted router resource preassignment. REAL time: 5 secs Starting iterative routing. Routing active signals........End of iteration 1 1513 successful; 0 unrouted; (0) REAL time: 7 secs Constraints are met. Total REAL time: 7 secs Total CPU  time: 6 secs End of route.  1513 routed (100.00%); 0 unrouted.No errors found. Completely routed. Total REAL time to Router completion: 7 secs Total CPU time to Router completion: 7 secs Generating PAR statistics.   The Delay Summary Report   The Score for this design is: 270The Number of signals not completely routed for this design is: 0   The Average Connection Delay for this design is:        1.778 ns   The Maximum Pin Delay is:                               6.349 ns   The Average Connection Delay on the 10 Worst Nets is:   4.642 ns   Listing Pin Delays by value: (ns)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 7.00  d >= 7.00   ---------   ---------   ---------   ---------   ---------   ---------         604         360         227         167         155           0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met.--------------------------------------------------------------------------------  Constraint                                | Requested  | Actual     | Logic                                             |            |            | Levels--------------------------------------------------------------------------------  NET "Clock_ibuf/IBUFG" PERIOD =  12.500 n | 12.500ns   | 11.959ns   | 11     S   HIGH 50.000000 %                      |            |            |      --------------------------------------------------------------------------------  OFFSET = IN 9.500 nS  BEFORE COMP "Clock" | 9.500ns    | 8.333ns    | 3    --------------------------------------------------------------------------------  OFFSET = OUT 9.500 nS  AFTER COMP "Clock" | 9.500ns    | 6.465ns    | 1    --------------------------------------------------------------------------------All constraints were met.Dumping design to file csc_top.ncd.All signals are completely routed.Total REAL time to PAR completion: 8 secs Total CPU time to PAR completion: 7 secs Placement: Completed - No errors found.Routing: Completed - No errors found.Timing: Completed - No errors found.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -