⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 csc_top.par

📁 采用FPGA实现色彩空间转换R’G’B’ to Y’CbCr的VHDL和verilog源代码,支持xilinx的各种器件.
💻 PAR
字号:
Release 4.2.03i - Par E.38Copyright (c) 1995-2001 Xilinx, Inc.  All rights reserved.Fri Aug 02 14:57:04 2002par -w -detail -l 5 csc_top_map.ncd csc_top.ncd csc_top.pcfConstraints file: csc_top.pcfLoading design for application par from file csc_top_map.ncd.   "csc_top" is an NCD, version 2.37, device xcv50, package tq144, speed -4Loading device for application par from file 'v50.nph' in environment C:/ISE42.Device speed data version:  FINAL 1.116 2001-12-19.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs            50 out of 98     51%      Number of LOCed External IOBs    0 out of 50      0%   Number of SLICEs                  150 out of 768    19%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   5 (set by user)Placer effort level (-pl):    5 (default)Placer cost table entry (-t): 1Router effort level (-rl):    5 (default)Extra effort level (-xe):     1 (default)Starting initial Timing Analysis.  REAL time: 0 secs Finished initial Timing Analysis.  REAL time: 0 secs Starting initial Placement phase. REAL time: 0 secs Finished initial Placement phase. REAL time: 0 secs Starting the placer. REAL time: 0 secs Placement pass 1 .Placer score = 28165Placement pass 2 .Placer score = 28811Placement pass 3 .........Placer score = 30916Placement pass 4 ...Placer score = 30431Placement pass 5 ..Placer score = 29530Placement pass 6 .Placer score = 29511Optimizing ... Placer score = 29182Placer score = 28853Placer score = 28691Placer score = 28495Placer score = 28540Placer score = 28547Placer score = 28600Placer score = 28581Placer score = 28716Placer score = 28544Placer score = 28529Placer score = 28499Placer score = 28453Placer score = 28468Placer score = 28409Placer score = 28393Placer score = 28379Placer score = 28379Placer score = 28379Placer stage completed in real time: 2 secs Optimizing ... Placer score = 26030Placer completed in real time: 2 secs Dumping design to file csc_top.ncd.Total REAL time to Placer completion: 3 secs Total CPU time to Placer completion: 2 secs 0 connection(s) routed; 1067 unrouted active, 24 unrouted PWR/GND.Starting router resource preassignmentCompleted router resource preassignment. REAL time: 3 secs Starting iterative routing. Routing active signals............End of iteration 1 1091 successful; 0 unrouted; (0) REAL time: 6 secs Constraints are met. Total REAL time: 6 secs Total CPU  time: 6 secs End of route.  1091 routed (100.00%); 0 unrouted.No errors found. Completely routed. Total REAL time to Router completion: 6 secs Total CPU time to Router completion: 6 secs Generating PAR statistics.   The Delay Summary Report   The Score for this design is: 333The Number of signals not completely routed for this design is: 0   The Average Connection Delay for this design is:        2.302 ns   The Maximum Pin Delay is:                               7.533 ns   The Average Connection Delay on the 10 Worst Nets is:   5.160 ns   Listing Pin Delays by value: (ns)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 8.00  d >= 8.00   ---------   ---------   ---------   ---------   ---------   ---------         319         215         185         154         218           0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met.--------------------------------------------------------------------------------  Constraint                                | Requested  | Actual     | Logic                                             |            |            | Levels--------------------------------------------------------------------------------  NET "Clock_ibuf/IBUFG" PERIOD =  12.500 n | 12.500ns   | 12.051ns   | 7      S   HIGH 50.000000 %                      |            |            |      --------------------------------------------------------------------------------  OFFSET = IN 9.500 nS  BEFORE COMP "Clock" | 9.500ns    | 9.139ns    | 3    --------------------------------------------------------------------------------  OFFSET = OUT 9.500 nS  AFTER COMP "Clock" | 9.500ns    | 7.870ns    | 1    --------------------------------------------------------------------------------All constraints were met.Dumping design to file csc_top.ncd.All signals are completely routed.Total REAL time to PAR completion: 7 secs Total CPU time to PAR completion: 7 secs Placement: Completed - No errors found.Routing: Completed - No errors found.Timing: Completed - No errors found.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -