⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 09.06.01_example_9-7.sv

📁 system verilog design book examples
💻 SV
字号:
/********************************************************************** * Selecting which modport to use at the module port definition * * NOTE: The modules in this example do not contain functionality. * The purpose of the example is to illustrate connections between * module instances. * * Author: Stuart Sutherland * * (c) Copyright 2003, Sutherland HDL, Inc. *** ALL RIGHTS RESERVED *** * www.sutherland-hdl.com * * Used with permission in the book, "SystemVerilog for Design" *  By Stuart Sutherland, Simon Davidmann, and Peter Flake. *  Book copyright: 2003, Kluwer Academic Publishers, Norwell, MA, USA *  www.wkap.il, ISBN: 0-4020-7530-8 * * Revision History: *   1.00 15 Dec 2003 -- original code, as included in book *   1.01 10 Jul 2004 -- cleaned up comments, added expected results *                       to output messages * * Caveat: Expected results displayed for this code example are based * on an interpretation of the SystemVerilog 3.1 standard by the code * author or authors.  At the time of writing, official SystemVerilog * validation suites were not available to validate the example. * * RIGHT TO USE: This code example, or any portion thereof, may be * used and distributed without restriction, provided that this entire * comment block is included with the example. * * DISCLAIMER: THIS CODE EXAMPLE IS PROVIDED "AS IS" WITHOUT WARRANTY * OF ANY KIND, EITHER EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED * TO WARRANTIES OF MERCHANTABILITY, FITNESS OR CORRECTNESS. IN NO * EVENT SHALL THE AUTHOR OR AUTHORS BE LIABLE FOR ANY DAMAGES, * INCLUDING INCIDENTAL OR CONSEQUENTIAL DAMAGES, ARISING OUT OF THE * USE OF THIS CODE. *********************************************************************/interface chip_bus (input wire clock, resetN);  logic interrupt_request, grant, ready;  logic [31:0] address;  wire  [63:0] data;  modport master (input  interrupt_request,                  input  address,                  output grant, ready,                  inout  data,                  input  clock, resetN);  modport slave  (output interrupt_request,                  output address,                  input  grant, ready,                  inout  data,                  input  clock, resetN);endinterfacemodule primary   (chip_bus.master pins);  // use master modport  //...endmodulemodule secondary (chip_bus.slave pins);  // use slave modport  //...endmodulemodule chip (input wire clock, resetN);  initial begin    $display("\nNo simulation results--just checking that example compiles and elaborates\n");    $finish;  end  chip_bus  bus (clock, resetN);  // instance of an interface  primary   i1 (bus);  // will use the master modport view  secondary i2 (bus);  // will use the slave modport viewendmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -