📄 maichong.rpt
字号:
Project Information d:\isp\maichong\maichong.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 12/15/2008 10:22:05
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
MAICHONG
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
maichong EPF10K10LC84-3 10 26 0 0 0 % 52 9 %
User Pins: 10 26 0
Project Information d:\isp\maichong\maichong.rpt
** FILE HIERARCHY **
|lpm_add_sub:112|
|lpm_add_sub:112|addcore:adder|
|lpm_add_sub:112|altshift:result_ext_latency_ffs|
|lpm_add_sub:112|altshift:carry_ext_latency_ffs|
|lpm_add_sub:112|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:302|
|lpm_add_sub:302|addcore:adder|
|lpm_add_sub:302|altshift:result_ext_latency_ffs|
|lpm_add_sub:302|altshift:carry_ext_latency_ffs|
|lpm_add_sub:302|altshift:oflow_ext_latency_ffs|
|fenpin:u1|
Device-Specific Information: d:\isp\maichong\maichong.rpt
maichong
***** Logic for device 'maichong' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
l l
c c ^
d d C
R R R c c R R R R O
E E E o o E E E E N
S S S n n V S G S S S F
E E E t t C E N E E E _ ^
R R R r r C R l l D R R R d # D n
V V V o o I V o c c I V V V i T O C
E E D E l D l N E a l D d N E E E s C N E
D D 4 D 3 3 5 T D d k 0 3 T D D D 4 K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | D6
^nCE | 14 72 | dis6
#TDI | 15 71 | lcd2
D7 | 16 70 | dis5
dis7 | 17 69 | lcd6
test | 18 68 | GNDINT
lcd1 | 19 67 | RESERVED
VCCINT | 20 66 | dis3
RESERVED | 21 65 | dis2
dis1 | 22 EPF10K10LC84-3 64 | dis0
RESERVED | 23 63 | VCCINT
lcdcontrol7 | 24 62 | lcdcontrol4
pout | 25 61 | RESERVED
GNDINT | 26 60 | lcdcontrol6
RESERVED | 27 59 | RESERVED
lcdcontrol1 | 28 58 | RESERVED
RESERVED | 29 57 | #TMS
RESERVED | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ R R l l R V G D D D V G l R l R R l l
C n E E c c E C N 5 1 2 C N c E c E E c c
C C S S d d S C D C D d S d S S d d
I O E E c 7 E I I I I 5 E c E E 4 0
N N R R o R N N N N R o R R
T F V V n V T T T T V n V V
I E E t E E t E E
G D D r D D r D D
o o
l l
0 2
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: d:\isp\maichong\maichong.rpt
maichong
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A7 6/ 8( 75%) 1/ 8( 12%) 3/ 8( 37%) 1/2 1/2 8/22( 36%)
A8 7/ 8( 87%) 0/ 8( 0%) 2/ 8( 25%) 1/2 1/2 4/22( 18%)
A9 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 1/2 1/2 5/22( 22%)
A14 8/ 8(100%) 3/ 8( 37%) 5/ 8( 62%) 1/2 0/2 5/22( 22%)
A17 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 6/22( 27%)
A20 8/ 8(100%) 2/ 8( 25%) 2/ 8( 25%) 0/2 0/2 8/22( 36%)
B24 7/ 8( 87%) 2/ 8( 25%) 4/ 8( 50%) 1/2 0/2 2/22( 9%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 30/53 ( 56%)
Total logic cells used: 52/576 ( 9%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.19/4 ( 79%)
Total fan-in: 166/2304 ( 7%)
Total input pins required: 10
Total input I/O cell registers required: 0
Total output pins required: 26
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 52
Total flipflops required: 17
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 13/ 576 ( 2%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 6 7 8 0 0 0 0 0 8 0 0 8 0 0 8 0 0 0 0 45/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 7 7/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 0 0 6 7 8 0 0 0 0 0 8 0 0 8 0 0 8 0 0 0 7 52/0
Device-Specific Information: d:\isp\maichong\maichong.rpt
maichong
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
1 - - - -- INPUT G 0 0 0 1 clk
84 - - - -- INPUT 0 0 0 1 D0
43 - - - -- INPUT 0 0 0 1 D1
44 - - - -- INPUT 0 0 0 1 D2
6 - - - 04 INPUT 0 0 0 1 D3
9 - - - 02 INPUT 0 0 0 1 D4
42 - - - -- INPUT 0 0 0 1 D5
73 - - A -- INPUT 0 0 0 1 D6
16 - - A -- INPUT 0 0 0 1 D7
2 - - - -- INPUT G 0 0 0 1 load
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\isp\maichong\maichong.rpt
maichong
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
64 - - B -- OUTPUT 0 1 0 0 dis0
22 - - B -- OUTPUT 0 1 0 0 dis1
65 - - B -- OUTPUT 0 1 0 0 dis2
66 - - B -- OUTPUT 0 1 0 0 dis3
78 - - - 24 OUTPUT 0 1 0 0 dis4
70 - - A -- OUTPUT 0 1 0 0 dis5
72 - - A -- OUTPUT 0 1 0 0 dis6
17 - - A -- OUTPUT 0 1 0 0 dis7
37 - - - 09 OUTPUT 0 0 0 0 lcdcontrol0
28 - - C -- OUTPUT 0 0 0 0 lcdcontrol1
49 - - - 16 OUTPUT 0 0 0 0 lcdcontrol2
7 - - - 03 OUTPUT 0 0 0 0 lcdcontrol3
62 - - C -- OUTPUT 0 0 0 0 lcdcontrol4
5 - - - 05 OUTPUT 0 0 0 0 lcdcontrol5
60 - - C -- OUTPUT 0 0 0 0 lcdcontrol6
24 - - B -- OUTPUT 0 0 0 0 lcdcontrol7
53 - - - 20 OUTPUT 0 1 0 0 lcd0
19 - - A -- OUTPUT 0 1 0 0 lcd1
71 - - A -- OUTPUT 0 1 0 0 lcd2
83 - - - 13 OUTPUT 0 1 0 0 lcd3
52 - - - 19 OUTPUT 0 1 0 0 lcd4
47 - - - 14 OUTPUT 0 1 0 0 lcd5
69 - - A -- OUTPUT 0 1 0 0 lcd6
38 - - - 10 OUTPUT 0 0 0 0 lcd7
25 - - B -- OUTPUT 0 1 0 0 pout
18 - - A -- OUTPUT 0 1 0 0 test
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
Device-Specific Information: d:\isp\maichong\maichong.rpt
maichong
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 3 - A 07 SOFT s ! 1 0 0 1 load~1
- 1 - A 09 OR2 0 2 0 3 |LPM_ADD_SUB:112|addcore:adder|pcarry1
- 4 - A 09 OR2 0 2 0 3 |LPM_ADD_SUB:112|addcore:adder|pcarry2
- 6 - A 07 OR2 0 3 0 4 |LPM_ADD_SUB:112|addcore:adder|pcarry4
- 5 - A 08 OR2 0 2 0 1 |LPM_ADD_SUB:112|addcore:adder|pcarry5
- 1 - A 08 OR2 0 3 0 2 |LPM_ADD_SUB:112|addcore:adder|pcarry6
- 1 - A 14 AND2 0 3 0 3 |LPM_ADD_SUB:302|addcore:adder|:125
- 4 - B 24 AND2 0 3 0 3 |LPM_ADD_SUB:302|addcore:adder|:133
- 5 - A 07 DFFE + 0 4 1 1 control (:38)
- 7 - B 24 DFFE 0 4 1 1 pcount0 (:39)
- 1 - B 24 DFFE 0 3 1 2 pcount1 (:40)
- 5 - B 24 DFFE 0 2 1 3 pcount2 (:41)
- 3 - B 24 DFFE 0 3 1 2 pcount3 (:42)
- 2 - B 24 DFFE 0 2 1 4 pcount4 (:43)
- 5 - A 17 DFFE 0 3 1 14 pcount5 (:44)
- 3 - A 17 DFFE 0 2 1 14 pcount6 (:45)
- 2 - A 14 DFFE 0 1 1 13 pcount7 (:46)
- 4 - A 08 DFFE + 1 2 0 2 count0~182 (:76)
- 7 - A 08 DFFE + 1 2 0 2 count1~182 (:77)
- 3 - A 08 DFFE + 1 2 0 3 count2~182 (:78)
- 2 - A 07 DFFE + 1 1 0 2 count3~182 (:79)
- 3 - A 09 DFFE + 1 2 0 3 count4~182 (:80)
- 2 - A 09 DFFE + 1 2 0 2 count5~182 (:81)
- 5 - A 09 DFFE + 1 2 0 2 count6~182 (:82)
- 6 - A 09 DFFE + 1 1 0 3 count7~182 (:83)
- 2 - A 08 OR2 ! 0 2 0 10 :94
- 1 - A 07 OR2 0 4 0 2 :141
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -