📄 display.rpt
字号:
- 2 - A 09 OR2 0 4 0 1 :1553
- 4 - A 07 OR2 4 0 0 2 :1585
- 6 - A 18 AND2 3 0 0 1 :1859
- 7 - A 18 OR2 3 0 0 1 :2074
- 5 - A 16 OR2 ! 4 0 0 2 :2344
- 1 - A 13 OR2 ! 4 0 0 2 :2356
- 3 - A 16 AND2 4 0 0 4 :2368
- 6 - A 07 OR2 4 0 0 1 :2431
- 5 - A 07 OR2 4 0 0 1 :2484
- 2 - A 04 OR2 0 4 0 1 :2491
- 7 - A 16 OR2 4 0 0 1 :2541
- 6 - A 16 AND2 s 3 0 0 2 ~2551~1
- 4 - A 16 OR2 0 4 0 1 :2551
- 1 - A 16 OR2 4 0 0 2 :2583
- 3 - A 06 OR2 ! 3 0 0 1 :2837
- 2 - A 12 AND2 3 0 0 4 :2857
- 7 - A 12 OR2 3 0 0 1 :2922
- 4 - A 12 OR2 3 1 0 1 :2980
- 6 - A 02 OR2 s 3 0 0 1 ~3040~1
- 3 - A 18 OR2 3 1 0 1 :3070
- 7 - A 02 OR2 ! 3 0 0 1 :3072
- 1 - A 08 OR2 ! 4 0 0 2 :3342
- 6 - A 08 OR2 ! 4 0 0 2 :3354
- 5 - A 02 AND2 4 0 0 6 :3366
- 5 - A 12 OR2 0 3 0 1 :3429
- 5 - A 08 OR2 4 0 0 1 :3482
- 3 - A 08 OR2 0 3 0 1 :3491
- 2 - A 02 OR2 4 0 0 1 :3539
- 4 - A 02 AND2 s 3 0 0 3 ~3549~1
- 3 - A 02 OR2 0 4 0 1 :3549
- 8 - A 02 OR2 4 0 0 2 :3581
- 3 - A 24 AND2 0 3 0 8 :3606
- 2 - A 23 AND2 0 3 0 9 :3616
- 6 - A 23 AND2 0 3 0 17 :3626
- 5 - A 24 OR2 ! 0 3 0 11 :3636
- 7 - A 24 AND2 0 3 0 11 :3646
- 7 - A 23 AND2 0 4 1 0 :3651
- 4 - A 23 OR2 0 4 1 0 :3669
- 3 - A 01 OR2 0 4 0 1 :3709
- 1 - A 12 OR2 s 3 0 0 1 ~3710~1
- 2 - A 08 OR2 s 4 0 0 2 ~3711~1
- 2 - A 16 OR2 s 4 0 0 1 ~3713~1
- 5 - A 01 OR2 3 1 0 1 :3716
- 4 - A 01 OR2 0 4 0 1 :3717
- 7 - A 01 OR2 0 4 0 1 :3718
- 1 - A 07 OR2 s 4 0 0 1 ~3719~1
- 8 - A 01 OR2 1 2 1 0 :3721
- 3 - A 12 OR2 0 4 0 1 :3727
- 2 - A 18 OR2 3 1 0 1 :3734
- 7 - A 07 OR2 0 4 0 1 :3735
- 2 - A 07 OR2 0 4 0 1 :3736
- 2 - A 01 OR2 2 2 1 0 :3739
- 7 - A 08 OR2 s 4 0 0 1 ~3757~1
- 4 - A 08 OR2 s 0 4 0 1 ~3757~2
- 6 - A 12 AND2 s 2 0 0 1 ~3757~3
- 2 - A 13 OR2 s 0 4 0 1 ~3757~4
- 3 - A 13 OR2 s 4 0 0 1 ~3757~5
- 5 - A 13 OR2 s 0 4 0 1 ~3757~6
- 6 - A 13 OR2 s 0 4 0 1 ~3757~7
- 7 - A 13 OR2 s 3 1 0 1 ~3757~8
- 8 - A 06 OR2 s 4 0 0 1 ~3757~9
- 2 - A 06 OR2 s 0 4 0 1 ~3757~10
- 8 - A 13 OR2 s 0 4 0 1 ~3757~11
- 4 - A 13 OR2 1 2 1 0 :3757
- 8 - A 12 OR2 0 4 0 1 :3763
- 4 - A 04 OR2 3 1 0 1 :3770
- 3 - A 04 OR2 0 4 0 1 :3771
- 8 - A 04 OR2 0 4 0 1 :3772
- 5 - A 04 OR2 2 2 1 0 :3775
- 4 - A 06 OR2 0 3 0 1 :3781
- 6 - A 06 OR2 3 1 0 1 :3788
- 5 - A 06 OR2 0 4 0 1 :3789
- 1 - A 06 OR2 0 4 0 1 :3790
- 1 - A 01 OR2 2 2 1 0 :3793
- 1 - A 02 OR2 0 4 0 1 :3799
- 5 - A 23 OR2 3 1 0 1 :3806
- 3 - A 23 OR2 0 4 0 1 :3807
- 8 - A 23 OR2 0 4 0 1 :3808
- 1 - A 23 OR2 0 2 1 0 :3811
- 4 - A 18 OR2 0 4 0 1 :3817
- 5 - A 18 OR2 0 4 0 1 :3820
- 8 - A 18 OR2 0 4 0 1 :3823
- 1 - A 18 OR2 0 4 0 1 :3826
- 6 - A 01 OR2 2 2 1 0 :3829
- 6 - A 24 OR2 0 4 1 1 :3883
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register
Device-Specific Information: d:\max+plus\display.rpt
display
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 34/144( 23%) 25/ 72( 34%) 3/ 72( 4%) 5/16( 31%) 4/16( 25%) 0/16( 0%)
B: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
C: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
D: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
E: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
F: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 2/24( 8%) 1/4( 25%) 1/4( 25%) 0/4( 0%)
02: 2/24( 8%) 0/4( 0%) 2/4( 50%) 0/4( 0%)
03: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
04: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
05: 2/24( 8%) 2/4( 50%) 0/4( 0%) 0/4( 0%)
06: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 2/24( 8%) 1/4( 25%) 1/4( 25%) 0/4( 0%)
15: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
24: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
25: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
26: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
27: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
28: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
29: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
30: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
31: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
32: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
33: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
34: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
35: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
36: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\max+plus\display.rpt
display
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 3 SCLK
Device-Specific Information: d:\max+plus\display.rpt
display
** EQUATIONS **
hourhdis0 : INPUT;
hourhdis1 : INPUT;
hourldis0 : INPUT;
hourldis1 : INPUT;
hourldis2 : INPUT;
hourldis3 : INPUT;
minhdis0 : INPUT;
minhdis1 : INPUT;
minhdis2 : INPUT;
minldis0 : INPUT;
minldis1 : INPUT;
minldis2 : INPUT;
minldis3 : INPUT;
RESET : INPUT;
SCLK : INPUT;
sechdis0 : INPUT;
sechdis1 : INPUT;
sechdis2 : INPUT;
secldis0 : INPUT;
secldis1 : INPUT;
secldis2 : INPUT;
secldis3 : INPUT;
-- Node name is 'ADDSEL0'
-- Equation name is 'ADDSEL0', type is output
ADDSEL0 = !_LC6_A24;
-- Node name is 'ADDSEL1'
-- Equation name is 'ADDSEL1', type is output
ADDSEL1 = _LC4_A23;
-- Node name is 'ADDSEL2'
-- Equation name is 'ADDSEL2', type is output
ADDSEL2 = _LC7_A23;
-- Node name is ':39' = 'CURSTA0'
-- Equation name is 'CURSTA0', location is LC2_A24, type is buried.
CURSTA0 = DFFE( _LC6_A24, GLOBAL( SCLK), VCC, VCC, !_LC4_A24);
-- Node name is ':38' = 'CURSTA1'
-- Equation name is 'CURSTA1', location is LC1_A24, type is buried.
CURSTA1 = DFFE( _EQ001, GLOBAL( SCLK), VCC, VCC, !_LC4_A24);
_EQ001 = _LC5_A24 & !_LC7_A24
# _LC6_A23 & !_LC7_A24;
-- Node name is ':37' = 'CURSTA2'
-- Equation name is 'CURSTA2', location is LC8_A24, type is buried.
CURSTA2 = DFFE( _EQ002, GLOBAL( SCLK), VCC, VCC, !_LC4_A24);
_EQ002 = !CURSTA0 & !CURSTA1 & CURSTA2
# CURSTA0 & CURSTA1 & !CURSTA2;
-- Node name is 'RESET~1'
-- Equation name is 'RESET~1', location is LC4_A24, type is buried.
-- synthesized logic cell
!_LC4_A24 = _LC4_A24~NOT;
_LC4_A24~NOT = LCELL(!RESET);
-- Node name is 'SECDIS0'
-- Equation name is 'SECDIS0', type is output
SECDIS0 = _LC6_A1;
-- Node name is 'SECDIS1'
-- Equation name is 'SECDIS1', type is output
SECDIS1 = _LC1_A23;
-- Node name is 'SECDIS2'
-- Equation name is 'SECDIS2', type is output
SECDIS2 = _LC1_A1;
-- Node name is 'SECDIS3'
-- Equation name is 'SECDIS3', type is output
SECDIS3 = _LC5_A4;
-- Node name is 'SECDIS4'
-- Equation name is 'SECDIS4', type is output
SECDIS4 = _LC4_A13;
-- Node name is 'SECDIS5'
-- Equation name is 'SECDIS5', type is output
SECDIS5 = _LC2_A1;
-- Node name is 'SECDIS6'
-- Equation name is 'SECDIS6', type is output
SECDIS6 = _LC8_A1;
-- Node name is 'SECDIS7'
-- Equation name is 'SECDIS7', type is output
SECDIS7 = GND;
-- Node name is ':1346'
-- Equation name is '_LC7_A6', type is buried
!_LC7_A6 = _LC7_A6~NOT;
_LC7_A6~NOT = LCELL( _EQ003);
_EQ003 = hourldis3
# hourldis0
# !hourldis1
# hourldis2;
-- Node name is ':1358'
-- Equation name is '_LC1_A4', type is buried
!_LC1_A4 = _LC1_A4~NOT;
_LC1_A4~NOT = LCELL( _EQ004);
_EQ004 = hourldis3
# !hourldis0
# hourldis1
# hourldis2;
-- Node name is ':1370'
-- Equation name is '_LC3_A7', type is buried
_LC3_A7 = LCELL( _EQ005);
_EQ005 = !hourldis0 & !hourldis1 & !hourldis2 & !hourldis3;
-- Node name is ':1433'
-- Equation name is '_LC8_A7', type is buried
_LC8_A7 = LCELL( _EQ006);
_EQ006 = hourldis3
# !hourldis1 & hourldis2
# !hourldis0 & !hourldis1
# !hourldis0 & hourldis2;
-- Node name is ':1486'
-- Equation name is '_LC6_A4', type is buried
_LC6_A4 = LCELL( _EQ007);
_EQ007 = hourldis3
# !hourldis2
# hourldis0 & !hourldis1
# !hourldis0 & hourldis1;
-- Node name is ':1493'
-- Equation name is '_LC7_A4', type is buried
_LC7_A4 = LCELL( _EQ008);
_EQ008 = !_LC1_A4 & _LC6_A4
# !_LC1_A4 & _LC1_A9
# _LC3_A7;
-- Node name is ':1543'
-- Equation name is '_LC3_A9', type is buried
_LC3_A9 = LCELL( _EQ009);
_EQ009 = hourldis3
# !hourldis2
# !hourldis0 & !hourldis1
# hourldis0 & hourldis1;
-- Node name is '~1553~1'
-- Equation name is '~1553~1', location is LC1_A9, type is buried.
-- synthesized logic cell
_LC1_A9 = LCELL( _EQ010);
_EQ010 = hourldis1 & !hourldis2 & !hourldis3;
-- Node name is ':1553'
-- Equation name is '_LC2_A9', type is buried
_LC2_A9 = LCELL( _EQ011);
_EQ011 = _LC1_A9
# _LC3_A9
# _LC3_A7
# !_LC4_A7;
-- Node name is ':1585'
-- Equation name is '_LC4_A7', type is buried
_LC4_A7 = LCELL( _EQ012);
_EQ012 = hourldis3
# hourldis1
# hourldis0 & hourldis2
# !hourldis0 & !hourldis2;
-- Node name is ':1859'
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -