📄 topclock.tan.rpt
字号:
Classic Timing Analyzer report for topclock
Thu Nov 20 00:08:54 2008
Quartus II Version 7.2 Build 175 11/20/2007 Service Pack 1 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk'
6. tsu
7. tco
8. th
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 3.864 ns ; reset ; second:u1|carry_out2 ; -- ; clk ; 0 ;
; Worst-case tco ; N/A ; None ; 12.978 ns ; hour:u3|counter[3] ; houu[3] ; clk ; -- ; 0 ;
; Worst-case th ; N/A ; None ; -2.068 ns ; reset ; minute:u2|carry_out1 ; -- ; clk ; 0 ;
; Clock Setup: 'clk' ; N/A ; None ; 244.56 MHz ( period = 4.089 ns ) ; minute:u2|counter[1] ; minute:u2|carry_out1 ; clk ; clk ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+
+---------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP2C35F672C7 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
; Use TimeQuest Timing Analyzer ; Off ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Perform Multicorner Analysis ; On ; ; ; ;
; Reports the worst-case path for each clock domain and analysis ; Off ; ; ; ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk' ;
+-------+------------------------------------------------+----------------------+----------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+----------------------+----------------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A ; 244.56 MHz ( period = 4.089 ns ) ; minute:u2|counter[1] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 1.454 ns ;
; N/A ; 250.88 MHz ( period = 3.986 ns ) ; minute:u2|counter[2] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 1.351 ns ;
; N/A ; 256.08 MHz ( period = 3.905 ns ) ; minute:u2|counter[3] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 1.270 ns ;
; N/A ; 257.07 MHz ( period = 3.890 ns ) ; minute:u2|counter[0] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 1.255 ns ;
; N/A ; 276.70 MHz ( period = 3.614 ns ) ; minute:u2|counter[5] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 0.979 ns ;
; N/A ; 291.38 MHz ( period = 3.432 ns ) ; minute:u2|counter[4] ; minute:u2|carry_out1 ; clk ; clk ; None ; None ; 0.797 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[0] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[4] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[3] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[5] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[2] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; 375.80 MHz ( period = 2.661 ns ) ; second:u1|counter[0] ; second:u1|counter[1] ; clk ; clk ; None ; None ; 2.422 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; second:u1|counter[0] ; second:u1|carry_out2 ; clk ; clk ; None ; None ; 2.394 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; hour:u3|counter[2] ; hour:u3|counter[0] ; clk ; clk ; None ; None ; 2.240 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; hour:u3|counter[2] ; hour:u3|counter[4] ; clk ; clk ; None ; None ; 2.240 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; hour:u3|counter[2] ; hour:u3|counter[2] ; clk ; clk ; None ; None ; 2.240 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; hour:u3|counter[2] ; hour:u3|counter[3] ; clk ; clk ; None ; None ; 2.240 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; hour:u3|counter[2] ; hour:u3|counter[1] ; clk ; clk ; None ; None ; 2.240 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; minute:u2|counter[1] ; minute:u2|counter[0] ; clk ; clk ; None ; None ; 2.210 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; minute:u2|counter[1] ; minute:u2|counter[3] ; clk ; clk ; None ; None ; 2.210 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; minute:u2|counter[1] ; minute:u2|counter[5] ; clk ; clk ; None ; None ; 2.210 ns ;
; N/A ; Restricted to 380.08 MHz ( period = 2.631 ns ) ; minute:u2|counter[1] ; minute:u2|counter[4] ; clk ; clk ; None ; None ; 2.210 ns ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -