⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 bps.syr

📁 xilinx环境下开发vhdl语言串行接口设计
💻 SYR
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.26 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.26 s | Elapsed : 0.00 / 0.00 s --> Reading design: bps.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : bps.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : bpsOutput Format                      : NGCTarget Device                      : xc2v2000-4-bf957---- Source OptionsTop Module Name                    : bpsAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 0Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : bps.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NOtristate2logic                     : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file F:/aa/bps.vhdl in Library work.Entity <bps> (Architecture <main>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <bps> (Architecture <main>).Entity <bps> analyzed. Unit <bps> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <bps>.    Related source file is F:/aa/bps.vhdl.    Found 1-bit register for signal <clktr>.    Found 8-bit up counter for signal <count>.    Found 1-bit register for signal <temp>.    Found 1 1-bit 2-to-1 multiplexers.    Summary:	inferred   1 Counter(s).	inferred   1 D-type flip-flop(s).	inferred   1 Multiplexer(s).Unit <bps> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Counters                         : 1 8-bit up counter                  : 1# Registers                        : 2 1-bit register                    : 2# Multiplexers                     : 1 1-bit 2-to-1 multiplexer          : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <bps> ...Loading device for application Xst from file '2v2000.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block bps, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : bps.ngrTop Level Output File Name         : bpsOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 3Macro Statistics :# Registers                        : 1#      1-bit register              : 1# Counters                         : 1#      8-bit up counter            : 1# Multiplexers                     : 1#      2-to-1 multiplexer          : 1Cell Usage :# BELS                             : 27#      GND                         : 1#      LUT1                        : 2#      LUT2                        : 3#      LUT2_D                      : 1#      LUT3_L                      : 1#      LUT4                        : 2#      MUXCY                       : 8#      VCC                         : 1#      XORCY                       : 8# FlipFlops/Latches                : 10#      FDCE                        : 1#      FDCPE                       : 9# IO Buffers                       : 3#      IBUF                        : 2#      OBUF                        : 1=========================================================================Device utilization summary:---------------------------Selected Device : 2v2000bf957-4  Number of Slices:                       9  out of  10752     0%   Number of Slice Flip Flops:            10  out of  21504     0%   Number of 4 input LUTs:                 9  out of  21504     0%   Number of bonded IOBs:                  3  out of    624     0%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | IBUF                   | 10    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 5.162ns (Maximum Frequency: 193.723MHz)   Minimum input arrival time before clock: 2.381ns   Maximum output required time after clock: 5.446ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               5.162ns (Levels of Logic = 11)  Source:            count_0 (FF)  Destination:       count_7 (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: count_0 to count_7                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDCPE:C->Q            2   0.568   0.701  count_0 (count_0)     LUT4:I0->O            2   0.439   0.701  _n000111 (CHOICE33)     LUT2_D:I0->LO         1   0.439   0.000  _n000125 (N688)     MUXCY:S->O            1   0.298   0.000  count_inst_cy_0 (count_inst_cy_0)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_1 (count_inst_cy_1)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_2 (count_inst_cy_2)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_3 (count_inst_cy_3)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_4 (count_inst_cy_4)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_5 (count_inst_cy_5)     MUXCY:CI->O           1   0.053   0.000  count_inst_cy_6 (count_inst_cy_6)     MUXCY:CI->O           0   0.053   0.000  count_inst_cy_7 (count_inst_cy_7)     XORCY:CI->O           1   1.274   0.000  count_inst_sum_7 (count_inst_sum_7)     FDCPE:D                   0.370          count_7    ----------------------------------------    Total                      5.162ns (3.759ns logic, 1.403ns route)                                       (72.8% logic, 27.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'Offset:              2.381ns (Levels of Logic = 2)  Source:            enclk (PAD)  Destination:       clktr (FF)  Destination Clock: clk rising  Data Path: enclk to clktr                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             4   0.825   0.747  enclk_IBUF (enclk_IBUF)     LUT2:I0->O            1   0.439   0.000  Mmux__n0003_Result1 (_n0003)     FDCPE:D                   0.370          clktr    ----------------------------------------    Total                      2.381ns (1.634ns logic, 0.747ns route)                                       (68.6% logic, 31.4% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              5.446ns (Levels of Logic = 1)  Source:            clktr (FF)  Destination:       clktr (PAD)  Source Clock:      clk rising  Data Path: clktr to clktr                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDCPE:C->Q            1   0.568   0.517  clktr (clktr_OBUF)     OBUF:I->O                 4.361          clktr_OBUF (clktr)    ----------------------------------------    Total                      5.446ns (4.929ns logic, 0.517ns route)                                       (90.5% logic, 9.5% route)=========================================================================CPU : 3.47 / 4.00 s | Elapsed : 3.00 / 4.00 s --> Total memory usage is 90296 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -