📄 prev_cmp_rs232_rec5.tan.qmsg
字号:
{ "Info" "ITDB_TH_RESULT" "rs232_rec2:inst1\|clkbaud_rec pin_rst pin_clk -0.390 ns register " "Info: th for register \"rs232_rec2:inst1\|clkbaud_rec\" (data pin = \"pin_rst\", clock pin = \"pin_clk\") is -0.390 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "pin_clk destination 7.237 ns + Longest register " "Info: + Longest clock path from clock \"pin_clk\" to destination register is 7.237 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns pin_clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'pin_clk'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { pin_clk } "NODE_NAME" } } { "rs232_rec5.bdf" "" { Schematic "D:/fpga_dev/rs232_rec5/rs232_rec5.bdf" { { 104 16 184 120 "pin_clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.445 ns) + CELL(0.970 ns) 3.555 ns rs232_rec2:inst1\|clkbaud8x 2 REG LCFF_X17_Y5_N1 3 " "Info: 2: + IC(1.445 ns) + CELL(0.970 ns) = 3.555 ns; Loc. = LCFF_X17_Y5_N1; Fanout = 3; REG Node = 'rs232_rec2:inst1\|clkbaud8x'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.415 ns" { pin_clk rs232_rec2:inst1|clkbaud8x } "NODE_NAME" } } { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 42 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.170 ns) + CELL(0.000 ns) 5.725 ns rs232_rec2:inst1\|clkbaud8x~clkctrl 3 COMB CLKCTRL_G6 48 " "Info: 3: + IC(2.170 ns) + CELL(0.000 ns) = 5.725 ns; Loc. = CLKCTRL_G6; Fanout = 48; COMB Node = 'rs232_rec2:inst1\|clkbaud8x~clkctrl'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.170 ns" { rs232_rec2:inst1|clkbaud8x rs232_rec2:inst1|clkbaud8x~clkctrl } "NODE_NAME" } } { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 42 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.846 ns) + CELL(0.666 ns) 7.237 ns rs232_rec2:inst1\|clkbaud_rec 4 REG LCFF_X12_Y3_N7 10 " "Info: 4: + IC(0.846 ns) + CELL(0.666 ns) = 7.237 ns; Loc. = LCFF_X12_Y3_N7; Fanout = 10; REG Node = 'rs232_rec2:inst1\|clkbaud_rec'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.512 ns" { rs232_rec2:inst1|clkbaud8x~clkctrl rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.776 ns ( 38.36 % ) " "Info: Total cell delay = 2.776 ns ( 38.36 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.461 ns ( 61.64 % ) " "Info: Total interconnect delay = 4.461 ns ( 61.64 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.237 ns" { pin_clk rs232_rec2:inst1|clkbaud8x rs232_rec2:inst1|clkbaud8x~clkctrl rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.237 ns" { pin_clk {} pin_clk~combout {} rs232_rec2:inst1|clkbaud8x {} rs232_rec2:inst1|clkbaud8x~clkctrl {} rs232_rec2:inst1|clkbaud_rec {} } { 0.000ns 0.000ns 1.445ns 2.170ns 0.846ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.306 ns + " "Info: + Micro hold delay of destination is 0.306 ns" { } { { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 41 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.933 ns - Shortest pin register " "Info: - Shortest pin to register delay is 7.933 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.964 ns) 0.964 ns pin_rst 1 PIN PIN_72 66 " "Info: 1: + IC(0.000 ns) + CELL(0.964 ns) = 0.964 ns; Loc. = PIN_72; Fanout = 66; PIN Node = 'pin_rst'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { pin_rst } "NODE_NAME" } } { "rs232_rec5.bdf" "" { Schematic "D:/fpga_dev/rs232_rec5/rs232_rec5.bdf" { { 120 16 184 136 "pin_rst" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.210 ns) + CELL(0.651 ns) 7.825 ns rs232_rec2:inst1\|clkbaud_rec~78 2 COMB LCCOMB_X12_Y3_N6 1 " "Info: 2: + IC(6.210 ns) + CELL(0.651 ns) = 7.825 ns; Loc. = LCCOMB_X12_Y3_N6; Fanout = 1; COMB Node = 'rs232_rec2:inst1\|clkbaud_rec~78'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "6.861 ns" { pin_rst rs232_rec2:inst1|clkbaud_rec~78 } "NODE_NAME" } } { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 7.933 ns rs232_rec2:inst1\|clkbaud_rec 3 REG LCFF_X12_Y3_N7 10 " "Info: 3: + IC(0.000 ns) + CELL(0.108 ns) = 7.933 ns; Loc. = LCFF_X12_Y3_N7; Fanout = 10; REG Node = 'rs232_rec2:inst1\|clkbaud_rec'" { } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { rs232_rec2:inst1|clkbaud_rec~78 rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "rs232_rec2.vhd" "" { Text "D:/fpga_dev/rs232_rec5/rs232_rec2.vhd" 41 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.723 ns ( 21.72 % ) " "Info: Total cell delay = 1.723 ns ( 21.72 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.210 ns ( 78.28 % ) " "Info: Total interconnect delay = 6.210 ns ( 78.28 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.933 ns" { pin_rst rs232_rec2:inst1|clkbaud_rec~78 rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.933 ns" { pin_rst {} pin_rst~combout {} rs232_rec2:inst1|clkbaud_rec~78 {} rs232_rec2:inst1|clkbaud_rec {} } { 0.000ns 0.000ns 6.210ns 0.000ns } { 0.000ns 0.964ns 0.651ns 0.108ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} } { { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.237 ns" { pin_clk rs232_rec2:inst1|clkbaud8x rs232_rec2:inst1|clkbaud8x~clkctrl rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.237 ns" { pin_clk {} pin_clk~combout {} rs232_rec2:inst1|clkbaud8x {} rs232_rec2:inst1|clkbaud8x~clkctrl {} rs232_rec2:inst1|clkbaud_rec {} } { 0.000ns 0.000ns 1.445ns 2.170ns 0.846ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } { "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.933 ns" { pin_rst rs232_rec2:inst1|clkbaud_rec~78 rs232_rec2:inst1|clkbaud_rec } "NODE_NAME" } } { "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.933 ns" { pin_rst {} pin_rst~combout {} rs232_rec2:inst1|clkbaud_rec~78 {} rs232_rec2:inst1|clkbaud_rec {} } { 0.000ns 0.000ns 6.210ns 0.000ns } { 0.000ns 0.964ns 0.651ns 0.108ns } "" } } } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 2 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "114 " "Info: Allocated 114 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Mon Mar 31 12:57:56 2008 " "Info: Processing ended: Mon Mar 31 12:57:56 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -