⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 shujucaiji.tan.qmsg

📁 通过ADC0809对模拟信号进行采样
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "wren memory ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7 memory ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7 197.01 MHz 5.076 ns Internal " "Info: Clock \"wren\" has Internal fmax of 197.01 MHz between source memory \"ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7\" and destination memory \"ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7\" (period= 5.076 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.319 ns + Longest memory memory " "Info: + Longest memory to memory delay is 4.319 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7 1 MEM M4K_X13_Y12 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = M4K_X13_Y12; Fanout = 1; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.319 ns) 4.319 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7 2 MEM M4K_X13_Y12 0 " "Info: 2: + IC(0.000 ns) + CELL(4.319 ns) = 4.319 ns; Loc. = M4K_X13_Y12; Fanout = 0; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "4.319 ns" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.319 ns ( 100.00 % ) " "Info: Total cell delay = 4.319 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "4.319 ns" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "4.319 ns" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } { 0.000ns 0.000ns } { 0.000ns 4.319ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-0.014 ns - Smallest " "Info: - Smallest clock skew is -0.014 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "wren destination 7.939 ns + Shortest memory " "Info: + Shortest clock path from clock \"wren\" to destination memory is 7.939 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.475 ns) 1.475 ns wren 1 CLK PIN_132 10 " "Info: 1: + IC(0.000 ns) + CELL(1.475 ns) = 1.475 ns; Loc. = PIN_132; Fanout = 10; CLK Node = 'wren'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { wren } "NODE_NAME" } "" } } { "shujucaiji.bdf" "" { Schematic "D:/shujucaiji/shujucaiji.bdf" { { 264 48 216 280 "wren" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.230 ns) + CELL(0.114 ns) 2.819 ns cnt10b:inst1\|clkout~7 2 COMB LC_X7_Y12_N8 36 " "Info: 2: + IC(1.230 ns) + CELL(0.114 ns) = 2.819 ns; Loc. = LC_X7_Y12_N8; Fanout = 36; COMB Node = 'cnt10b:inst1\|clkout~7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.344 ns" { wren cnt10b:inst1|clkout~7 } "NODE_NAME" } "" } } { "cnt10b.vhd" "" { Text "D:/shujucaiji/cnt10b.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.412 ns) + CELL(0.708 ns) 7.939 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7 3 MEM M4K_X13_Y12 0 " "Info: 3: + IC(4.412 ns) + CELL(0.708 ns) = 7.939 ns; Loc. = M4K_X13_Y12; Fanout = 0; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_memory_reg7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "5.120 ns" { cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.297 ns ( 28.93 % ) " "Info: Total cell delay = 2.297 ns ( 28.93 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.642 ns ( 71.07 % ) " "Info: Total interconnect delay = 5.642 ns ( 71.07 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.939 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.939 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.708ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "wren source 7.953 ns - Longest memory " "Info: - Longest clock path from clock \"wren\" to source memory is 7.953 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.475 ns) 1.475 ns wren 1 CLK PIN_132 10 " "Info: 1: + IC(0.000 ns) + CELL(1.475 ns) = 1.475 ns; Loc. = PIN_132; Fanout = 10; CLK Node = 'wren'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { wren } "NODE_NAME" } "" } } { "shujucaiji.bdf" "" { Schematic "D:/shujucaiji/shujucaiji.bdf" { { 264 48 216 280 "wren" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.230 ns) + CELL(0.114 ns) 2.819 ns cnt10b:inst1\|clkout~7 2 COMB LC_X7_Y12_N8 36 " "Info: 2: + IC(1.230 ns) + CELL(0.114 ns) = 2.819 ns; Loc. = LC_X7_Y12_N8; Fanout = 36; COMB Node = 'cnt10b:inst1\|clkout~7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.344 ns" { wren cnt10b:inst1|clkout~7 } "NODE_NAME" } "" } } { "cnt10b.vhd" "" { Text "D:/shujucaiji/cnt10b.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.412 ns) + CELL(0.722 ns) 7.953 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7 3 MEM M4K_X13_Y12 1 " "Info: 3: + IC(4.412 ns) + CELL(0.722 ns) = 7.953 ns; Loc. = M4K_X13_Y12; Fanout = 1; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "5.134 ns" { cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.311 ns ( 29.06 % ) " "Info: Total cell delay = 2.311 ns ( 29.06 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.642 ns ( 70.94 % ) " "Info: Total interconnect delay = 5.642 ns ( 70.94 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.953 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.953 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.722ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.939 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.939 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.708ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.953 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.953 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.722ns } } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.650 ns + " "Info: + Micro clock to output delay of source is 0.650 ns" {  } { { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.093 ns + " "Info: + Micro setup delay of destination is 0.093 ns" {  } { { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "4.319 ns" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "4.319 ns" { ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } { 0.000ns 0.000ns } { 0.000ns 4.319ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.939 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.939 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_memory_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.708ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.953 ns" { wren cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.953 ns" { wren wren~out0 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg7 } { 0.000ns 0.000ns 1.230ns 4.412ns } { 0.000ns 1.475ns 0.114ns 0.722ns } } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 49 " "Warning: Circuit may not operate. Detected 49 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "adcint:inst\|regl\[7\] ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0 clk 923 ps " "Info: Found hold time violation between source  pin or register \"adcint:inst\|regl\[7\]\" and destination pin or register \"ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0\" for clock \"clk\" (Hold time is 923 ps)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "2.831 ns + Largest " "Info: + Largest clock skew is 2.831 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 10.381 ns + Longest memory " "Info: + Longest clock path from clock \"clk\" to destination memory is 10.381 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_17 14 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_17; Fanout = 14; CLK Node = 'clk'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { clk } "NODE_NAME" } "" } } { "shujucaiji.bdf" "" { Schematic "D:/shujucaiji/shujucaiji.bdf" { { 144 48 216 160 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.558 ns) + CELL(0.935 ns) 2.962 ns adcint:inst\|current_state.st4 2 REG LC_X9_Y6_N4 12 " "Info: 2: + IC(0.558 ns) + CELL(0.935 ns) = 2.962 ns; Loc. = LC_X9_Y6_N4; Fanout = 12; REG Node = 'adcint:inst\|current_state.st4'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.493 ns" { clk adcint:inst|current_state.st4 } "NODE_NAME" } "" } } { "adcint.vhd" "" { Text "D:/shujucaiji/adcint.vhd" 39 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.993 ns) + CELL(0.292 ns) 5.247 ns cnt10b:inst1\|clkout~7 3 COMB LC_X7_Y12_N8 36 " "Info: 3: + IC(1.993 ns) + CELL(0.292 ns) = 5.247 ns; Loc. = LC_X7_Y12_N8; Fanout = 36; COMB Node = 'cnt10b:inst1\|clkout~7'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "2.285 ns" { adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 } "NODE_NAME" } "" } } { "cnt10b.vhd" "" { Text "D:/shujucaiji/cnt10b.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.412 ns) + CELL(0.722 ns) 10.381 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0 4 MEM M4K_X13_Y12 1 " "Info: 4: + IC(4.412 ns) + CELL(0.722 ns) = 10.381 ns; Loc. = M4K_X13_Y12; Fanout = 1; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "5.134 ns" { cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.418 ns ( 32.93 % ) " "Info: Total cell delay = 3.418 ns ( 32.93 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.963 ns ( 67.07 % ) " "Info: Total interconnect delay = 6.963 ns ( 67.07 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "10.381 ns" { clk adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "10.381 ns" { clk clk~out0 adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } { 0.000ns 0.000ns 0.558ns 1.993ns 4.412ns } { 0.000ns 1.469ns 0.935ns 0.292ns 0.722ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 7.550 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 7.550 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_17 14 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_17; Fanout = 14; CLK Node = 'clk'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { clk } "NODE_NAME" } "" } } { "shujucaiji.bdf" "" { Schematic "D:/shujucaiji/shujucaiji.bdf" { { 144 48 216 160 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.558 ns) + CELL(0.935 ns) 2.962 ns adcint:inst\|current_state.st4 2 REG LC_X9_Y6_N4 12 " "Info: 2: + IC(0.558 ns) + CELL(0.935 ns) = 2.962 ns; Loc. = LC_X9_Y6_N4; Fanout = 12; REG Node = 'adcint:inst\|current_state.st4'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.493 ns" { clk adcint:inst|current_state.st4 } "NODE_NAME" } "" } } { "adcint.vhd" "" { Text "D:/shujucaiji/adcint.vhd" 39 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(3.877 ns) + CELL(0.711 ns) 7.550 ns adcint:inst\|regl\[7\] 3 REG LC_X17_Y12_N2 1 " "Info: 3: + IC(3.877 ns) + CELL(0.711 ns) = 7.550 ns; Loc. = LC_X17_Y12_N2; Fanout = 1; REG Node = 'adcint:inst\|regl\[7\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "4.588 ns" { adcint:inst|current_state.st4 adcint:inst|regl[7] } "NODE_NAME" } "" } } { "adcint.vhd" "" { Text "D:/shujucaiji/adcint.vhd" 44 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.115 ns ( 41.26 % ) " "Info: Total cell delay = 3.115 ns ( 41.26 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.435 ns ( 58.74 % ) " "Info: Total interconnect delay = 4.435 ns ( 58.74 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.550 ns" { clk adcint:inst|current_state.st4 adcint:inst|regl[7] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.550 ns" { clk clk~out0 adcint:inst|current_state.st4 adcint:inst|regl[7] } { 0.000ns 0.000ns 0.558ns 3.877ns } { 0.000ns 1.469ns 0.935ns 0.711ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "10.381 ns" { clk adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "10.381 ns" { clk clk~out0 adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } { 0.000ns 0.000ns 0.558ns 1.993ns 4.412ns } { 0.000ns 1.469ns 0.935ns 0.292ns 0.722ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.550 ns" { clk adcint:inst|current_state.st4 adcint:inst|regl[7] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.550 ns" { clk clk~out0 adcint:inst|current_state.st4 adcint:inst|regl[7] } { 0.000ns 0.000ns 0.558ns 3.877ns } { 0.000ns 1.469ns 0.935ns 0.711ns } } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns - " "Info: - Micro clock to output delay of source is 0.224 ns" {  } { { "adcint.vhd" "" { Text "D:/shujucaiji/adcint.vhd" 44 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.739 ns - Shortest register memory " "Info: - Shortest register to memory delay is 1.739 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns adcint:inst\|regl\[7\] 1 REG LC_X17_Y12_N2 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X17_Y12_N2; Fanout = 1; REG Node = 'adcint:inst\|regl\[7\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "" { adcint:inst|regl[7] } "NODE_NAME" } "" } } { "adcint.vhd" "" { Text "D:/shujucaiji/adcint.vhd" 44 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.383 ns) + CELL(0.356 ns) 1.739 ns ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0 2 MEM M4K_X13_Y12 1 " "Info: 2: + IC(1.383 ns) + CELL(0.356 ns) = 1.739 ns; Loc. = M4K_X13_Y12; Fanout = 1; MEM Node = 'ram8b:inst2\|altsyncram:altsyncram_component\|altsyncram_gn51:auto_generated\|ram_block1a7~porta_datain_reg0'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.739 ns" { adcint:inst|regl[7] ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.356 ns ( 20.47 % ) " "Info: Total cell delay = 0.356 ns ( 20.47 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.383 ns ( 79.53 % ) " "Info: Total interconnect delay = 1.383 ns ( 79.53 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.739 ns" { adcint:inst|regl[7] ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "1.739 ns" { adcint:inst|regl[7] ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } { 0.000ns 1.383ns } { 0.000ns 0.356ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "0.055 ns + " "Info: + Micro hold delay of destination is 0.055 ns" {  } { { "db/altsyncram_gn51.tdf" "" { Text "D:/shujucaiji/db/altsyncram_gn51.tdf" 185 2 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "10.381 ns" { clk adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "10.381 ns" { clk clk~out0 adcint:inst|current_state.st4 cnt10b:inst1|clkout~7 ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } { 0.000ns 0.000ns 0.558ns 1.993ns 4.412ns } { 0.000ns 1.469ns 0.935ns 0.292ns 0.722ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "7.550 ns" { clk adcint:inst|current_state.st4 adcint:inst|regl[7] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "7.550 ns" { clk clk~out0 adcint:inst|current_state.st4 adcint:inst|regl[7] } { 0.000ns 0.000ns 0.558ns 3.877ns } { 0.000ns 1.469ns 0.935ns 0.711ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "shujucaiji" "UNKNOWN" "V1" "D:/shujucaiji/db/shujucaiji.quartus_db" { Floorplan "D:/shujucaiji/" "" "1.739 ns" { adcint:inst|regl[7] ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "1.739 ns" { adcint:inst|regl[7] ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ram_block1a7~porta_datain_reg0 } { 0.000ns 1.383ns } { 0.000ns 0.356ns } } }  } 0 0 "Found hold time violation between source  pin or register \"%1!s!\" and destination pin or register \"%2!s!\" for clock \"%3!s!\" (Hold time is %4!s!)" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -