⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 icx229al.gfl

📁 SONY公司出品的黑白CCD(44万像素)ICX229的驱动信号产生程序
💻 GFL
📖 第 1 页 / 共 5 页
字号:
shuju_map.mrp
shuju.mdf
shuju.cmd_log
MAP_NO_GUIDE_FILE_CPF "shuju"
shuju_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
shuju.twr
shuju.twx
shuju.tsi
shuju.cmd_log
# Implementation : Place & Route
shuju_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
shuju.ncd
shuju.par
shuju.pad
shuju_pad.txt
shuju_pad.csv
shuju.pad_txt
shuju.dly
reportgen.log
shuju.xpi
shuju.grf
shuju.itr
shuju_last_par.ncd
shuju.placed_ncd_tracker
shuju.routed_ncd_tracker
shuju.cmd_log
PAR_NO_GUIDE_FILE_CPF "shuju"
# Implementation : Generate Post-Place & Route Simulation Model
shuju_timesim.v
shuju_timesim.nlf
shuju.versim_par
shuju.par_nlf
shuju.cmd_log
shuju_timesim.v
shuju_timesim.sdf
shuju_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
test3_v.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# Project -> New Source -> Architecture Wizard
# XAW : PDCL (jhdparse)
__projnav/clk4_jhdparse_tcl.rsp
# XAW : Create Schematic Symbol
clk4.spl
# Project -> New Source -> Architecture Wizard
# XAW : PDCL (jhdparse)
__projnav/clk4_jhdparse_tcl.rsp
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# XAW : Create Schematic Symbol
clk4.spl
# Verilog : Create Schematic Symbol
serial.spl
__projnav/jhdparse.log
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# Schematic : View HDL Functional Model
top.vf
# XAW : View HDL Source (Verilog)
clk4.v
xaw2verilog.log
# ModelSim : Simulate Behavioral Verilog Model
top_top_sch_tb.fdo
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# Schematic : View HDL Functional Model
top.vf
# ModelSim : Simulate Behavioral Verilog Model
top_top_sch_tb.fdo
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# ModelSim : Simulate Behavioral Verilog Model
top_top_sch_tb.fdo
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# XST (Creating Lso File) : 
top.lso
# xst flow : RunXST
top_summary.html
# xst flow : RunXST
top.syr
top.prj
top.sprj
top.ana
top.stx
top.cmd_log
ICX229.ngc
serial.ngc
VSP2232.ngc
shuju.ngc
top.ngc
ICX229.ngr
serial.ngr
VSP2232.ngr
shuju.ngr
top.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
top.ngd
top_ngdbuild.nav
top.bld
.untf
top.cmd_log
# Implementation : Map
top_summary.html
# Implementation : Map
top_map.ncd
top.ngm
top.pcf
top.nc1
top.mrp
top_map.mrp
top.mdf
top.cmd_log
MAP_NO_GUIDE_FILE_CPF "top"
top_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
top.twr
top.twx
top.tsi
top.cmd_log
# Implementation : Place & Route
top_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
top.ncd
top.par
top.pad
top_pad.txt
top_pad.csv
top.pad_txt
top.dly
reportgen.log
top.xpi
top.grf
top.itr
top_last_par.ncd
top.placed_ncd_tracker
top.routed_ncd_tracker
top.cmd_log
PAR_NO_GUIDE_FILE_CPF "top"
# Implementation : Generate Post-Place & Route Simulation Model
top_timesim.v
top_timesim.nlf
top.versim_par
top.par_nlf
top.cmd_log
top_timesim.v
top_timesim.sdf
top_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
top_top_sch_tb.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# Assign Package Pins (Design Module)
if
 $IsCopy 

            Xilinx::Dpm::dpm_flowUtilsFilesToDelete "DID_File"  "$HDLModule"
         
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
top.ngd
top_ngdbuild.nav
top.bld
top.ucf.untf
top.cmd_log
# xst flow : RunXST
top_summary.html
# Verilog : Create Schematic Symbol
ICX229.spl
__projnav/jhdparse.log
# Verilog : Create Schematic Symbol
serial.spl
__projnav/jhdparse.log
# Project -> New Source -> Architecture Wizard
# XAW : PDCL (jhdparse)
__projnav/clk4_jhdparse_tcl.rsp
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# xst flow : RunXST
top_summary.html
# Schematic : View HDL Functional Model
top.vf
# XAW : View HDL Source (Verilog)
clk4.v
xaw2verilog.log
# XST (Creating Lso File) : 
top.lso
# xst flow : RunXST
top_summary.html
# xst flow : RunXST
top.syr
top.prj
top.sprj
top.ana
top.stx
top.cmd_log
ICX229.ngc
serial.ngc
VSP2232.ngc
shuju.ngc
top.ngc
ICX229.ngr
serial.ngr
VSP2232.ngr
shuju.ngr
top.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
top.ngd
top_ngdbuild.nav
top.bld
top.ucf.untf
top.cmd_log
# Implementation : Map
top_summary.html
# Implementation : Map
top_map.ncd
top.ngm
top.pcf
top.nc1
top.mrp
top_map.mrp
top.mdf
top.cmd_log
MAP_NO_GUIDE_FILE_CPF "top"
top_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
top.twr
top.twx
top.tsi
top.cmd_log
# Implementation : Place & Route
top_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
top.ncd
top.par
top.pad
top_pad.txt
top_pad.csv
top.pad_txt
top.dly
reportgen.log
top.xpi
top.grf
top.itr
top_last_par.ncd
top.placed_ncd_tracker
top.routed_ncd_tracker
top.cmd_log
PAR_NO_GUIDE_FILE_CPF "top"
# Implementation : Generate Post-Place & Route Simulation Model
top_timesim.v
top_timesim.nlf
top.versim_par
top.par_nlf
top.cmd_log
top_timesim.v
top_timesim.sdf
top_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
top_top_sch_tb.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# xst flow : RunXST
top_summary.html
# ModelSim : Simulate Behavioral Verilog Model
test3_v.fdo
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# ModelSim : Simulate Behavioral Verilog Model
test3_v.fdo
# ModelSim : Simulate Behavioral Verilog Model
vsim.wlf
# Verilog : Create Schematic Symbol
shuju.spl
__projnav/jhdparse.log
# XST (Creating Lso File) : 
top.lso
# xst flow : RunXST
top_summary.html
# xst flow : RunXST
top.syr
top.prj
top.sprj
top.ana
top.stx
top.cmd_log
ICX229.ngc
serial.ngc
VSP2232.ngc
shuju.ngc
top.ngc
ICX229.ngr
serial.ngr
VSP2232.ngr
shuju.ngr
top.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
top.ngd
top_ngdbuild.nav
top.bld
top.ucf.untf
top.cmd_log
# Implementation : Map
top_summary.html
# Implementation : Map
top_map.ncd
top.ngm
top.pcf
top.nc1
top.mrp
top_map.mrp
top.mdf
top.cmd_log
MAP_NO_GUIDE_FILE_CPF "top"
top_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
top.twr
top.twx
top.tsi
top.cmd_log
# Implementation : Place & Route
top_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
top.ncd
top.par
top.pad
top_pad.txt
top_pad.csv
top.pad_txt
top.dly
reportgen.log
top.xpi
top.grf
top.itr
top_last_par.ncd
top.placed_ncd_tracker
top.routed_ncd_tracker
top.cmd_log
PAR_NO_GUIDE_FILE_CPF "top"
# Implementation : Generate Post-Place & Route Simulation Model
top_timesim.v
top_timesim.nlf
top.versim_par
top.par_nlf
top.cmd_log
top_timesim.v
top_timesim.sdf
top_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
top_top_sch_tb.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# ModelSim : Simulate Post-Place & Route VHDL Model
top_top_sch_tb.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# Schematic : PDCL (jhdparse)
__projnav/top_jhdparse_tcl.rsp
# Schematic : View HDL Functional Model
top.vf
# XST (Creating Lso File) : 
top.lso
# xst flow : RunXST
top_summary.html
# xst flow : RunXST
top.syr
top.prj
top.sprj
top.ana
top.stx
top.cmd_log
ICX229.ngc
serial.ngc
VSP2232.ngc
shuju.ngc
top.ngc
ICX229.ngr
serial.ngr
VSP2232.ngr
shuju.ngr
top.ngr
# XST (Creating Lso File) : 
shuju.lso
# xst flow : RunXST
shuju_summary.html
# xst flow : RunXST
shuju.syr
shuju.prj
shuju.sprj
shuju.ana
shuju.stx
shuju.cmd_log
shuju.ngc
shuju.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
shuju.ngd
shuju_ngdbuild.nav
shuju.bld
.untf
shuju.cmd_log
# Implementation : Map
shuju_summary.html
# Implementation : Map
shuju_map.ncd
shuju.ngm
shuju.pcf
shuju.nc1
shuju.mrp
shuju_map.mrp
shuju.mdf
shuju.cmd_log
MAP_NO_GUIDE_FILE_CPF "shuju"
shuju_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
shuju.twr
shuju.twx
shuju.tsi
shuju.cmd_log
# Implementation : Place & Route
shuju_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
shuju.ncd
shuju.par
shuju.pad
shuju_pad.txt
shuju_pad.csv
shuju.pad_txt
shuju.dly
reportgen.log
shuju.xpi
shuju.grf
shuju.itr
shuju_last_par.ncd
shuju.placed_ncd_tracker
shuju.routed_ncd_tracker
shuju.cmd_log
PAR_NO_GUIDE_FILE_CPF "shuju"
# Implementation : Generate Post-Place & Route Simulation Model
shuju_timesim.v
shuju_timesim.nlf
shuju.versim_par
shuju.par_nlf
shuju.cmd_log
shuju_timesim.v
shuju_timesim.sdf
shuju_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
test3_v.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# ModelSim : Simulate Post-Place & Route VHDL Model
test3_v.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# XST (Creating Lso File) : 
shuju.lso
# xst flow : RunXST
shuju_summary.html
# xst flow : RunXST
shuju.syr
shuju.prj
shuju.sprj
shuju.ana
shuju.stx
shuju.cmd_log
shuju.ngc
shuju.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
shuju.ngd
shuju_ngdbuild.nav
shuju.bld
.untf
shuju.cmd_log
# Implementation : Map
shuju_summary.html
# Implementation : Map
shuju_map.ncd
shuju.ngm
shuju.pcf
shuju.nc1
shuju.mrp
shuju_map.mrp
shuju.mdf
shuju.cmd_log
MAP_NO_GUIDE_FILE_CPF "shuju"
shuju_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
shuju.twr
shuju.twx
shuju.tsi
shuju.cmd_log
# Implementation : Place & Route
shuju_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
shuju.ncd
shuju.par
shuju.pad
shuju_pad.txt
shuju_pad.csv
shuju.pad_txt
shuju.dly
reportgen.log
shuju.xpi
shuju.grf
shuju.itr
shuju_last_par.ncd
shuju.placed_ncd_tracker
shuju.routed_ncd_tracker
shuju.cmd_log
PAR_NO_GUIDE_FILE_CPF "shuju"
# Implementation : Generate Post-Place & Route Simulation Model
shuju_timesim.v
shuju_timesim.nlf
shuju.versim_par
shuju.par_nlf
shuju.cmd_log
shuju_timesim.v
shuju_timesim.sdf
shuju_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
test3_v.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# XST (Creating Lso File) : 
shuju.lso
# xst flow : RunXST
shuju_summary.html
# xst flow : RunXST
shuju.syr
shuju.prj
shuju.sprj
shuju.ana
shuju.stx
shuju.cmd_log
shuju.ngc
shuju.ngr
# Implmentation : Translate
__projnav/ednTOngd_tcl.rsp
"d:\test\icx229al/_ngo"
shuju.ngd
shuju_ngdbuild.nav
shuju.bld
.untf
shuju.cmd_log
# Implementation : Map
shuju_summary.html
# Implementation : Map
shuju_map.ncd
shuju.ngm
shuju.pcf
shuju.nc1
shuju.mrp
shuju_map.mrp
shuju.mdf
shuju.cmd_log
MAP_NO_GUIDE_FILE_CPF "shuju"
shuju_map.ngm
# Implmentation : Post-Place & Route Timing
__projnav/ncdTOtwr_tcl.rsp
shuju.twr
shuju.twx
shuju.tsi
shuju.cmd_log
# Implementation : Place & Route
shuju_summary.html
# Implmentation : Place & Route
__projnav/nc1TOncd_tcl.rsp
shuju.ncd
shuju.par
shuju.pad
shuju_pad.txt
shuju_pad.csv
shuju.pad_txt
shuju.dly
reportgen.log
shuju.xpi
shuju.grf
shuju.itr
shuju_last_par.ncd
shuju.placed_ncd_tracker
shuju.routed_ncd_tracker
shuju.cmd_log
PAR_NO_GUIDE_FILE_CPF "shuju"
# Implementation : Generate Post-Place & Route Simulation Model
shuju_timesim.v
shuju_timesim.nlf
shuju.versim_par
shuju.par_nlf
shuju.cmd_log
shuju_timesim.v
shuju_timesim.sdf
shuju_timesim.sdf
# ModelSim : Simulate Post-Place & Route VHDL Model
test3_v.tdo
# ModelSim : Simulate Post-Place & Route Verilog Model
vsim.wlf
# XST (Creating Lso File) : 
shuju.lso
# xst flow : RunXST
shuju_summary.html
# xst flow : RunXST
shuju.s

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -