⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dvf.rpt

📁 数控分频器的设计数控分频器的功能就是当在输入端给定不同输入数据时
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                                  d:\vhdl\work4 dvf\dvf.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/19/2008 15:13:47

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DVF


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

dvf       EPM7032LC44-6    9        1        0      17      0           53 %

User Pins:                 9        1        0  



Project Information                                  d:\vhdl\work4 dvf\dvf.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                  d:\vhdl\work4 dvf\dvf.rpt

** FILE HIERARCHY **



|lpm_add_sub:67|
|lpm_add_sub:67|addcore:adder|
|lpm_add_sub:67|altshift:result_ext_latency_ffs|
|lpm_add_sub:67|altshift:carry_ext_latency_ffs|
|lpm_add_sub:67|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

***** Logic for device 'dvf' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                         R  R  
                                         E  E  
                                         S  S  
                                         E  E  
                                         R  R  
                       V  G  G  G  C  G  V  V  
              D  D  D  C  N  N  N  L  N  E  E  
              5  6  7  C  D  D  D  K  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      D4 |  7                                39 | RESERVED 
      D3 |  8                                38 | RESERVED 
      D2 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
      D1 | 11                                35 | VCC 
      D0 | 12         EPM7032LC44-6          34 | RESERVED 
    FOUT | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     2/16( 12%)   9/16( 56%)   0/16(  0%)   2/36(  5%) 
B:    LC17 - LC32    15/16( 93%)   0/16(  0%)   0/16(  0%)  22/36( 61%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             9/32     ( 28%)
Total logic cells used:                         17/32     ( 53%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   17/32     ( 53%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  7.76
Total fan-in:                                   132

Total input pins required:                       9
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                     17
Total flipflops required:                       11
Total product terms required:                   38
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
  12    (8)  (A)      INPUT               0      0   0    0    0    0    1  D0
  11    (7)  (A)      INPUT               0      0   0    0    0    0    1  D1
   9    (6)  (A)      INPUT               0      0   0    0    0    0    1  D2
   8    (5)  (A)      INPUT               0      0   0    0    0    0    1  D3
   7    (4)  (A)      INPUT               0      0   0    0    0    0    1  D4
   6    (3)  (A)      INPUT               0      0   0    0    0    0    1  D5
   5    (2)  (A)      INPUT               0      0   0    0    0    0    1  D6
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  D7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  13      9    A         FF      t        0      0   0    0    2    0    0  FOUT


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (25)    31    B       SOFT      t        0      0   0    0    3    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node2
 (26)    30    B       SOFT      t        0      0   0    0    4    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node3
 (28)    28    B       SOFT      t        0      0   0    0    5    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node4
 (29)    27    B       SOFT      t        0      0   0    0    6    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node5
 (31)    26    B       SOFT      t        0      0   0    0    7    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node6
 (27)    29    B       SOFT      t        0      0   0    0    8    0    1  |LPM_ADD_SUB:67|addcore:adder|result_node7
 (32)    25    B       DFFE   +  t        0      0   0    0    8    1    1  FULL (:12)
 (33)    24    B       DFFE   +  t        0      0   0    1    9    0   10  CNT87 (:13)
 (41)    17    B       DFFE   +  t        0      0   0    1    9    0   11  CNT86 (:14)
 (40)    18    B       DFFE   +  t        0      0   0    1    9    0   12  CNT85 (:15)
 (39)    19    B       DFFE   +  t        0      0   0    1    9    0   13  CNT84 (:16)
 (38)    20    B       DFFE   +  t        0      0   0    1    9    0   14  CNT83 (:17)
 (37)    21    B       DFFE   +  t        0      0   0    1    9    0   15  CNT82 (:18)
 (36)    22    B       TFFE   +  t        0      0   0    1    8    0   15  CNT81 (:19)
 (34)    23    B       TFFE   +  t        0      0   0    1    8    0   15  CNT80 (:20)
  (7)     4    A       TFFE      t        0      0   0    0    1    1    0  CNT2 (:153)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

             Logic cells placed in LAB 'A'
        +--- LC9 FOUT
        | +- LC4 CNT2
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'A'
LC      | | | A B |     Logic cells that feed LAB 'A':
LC4  -> * * | * - | <-- CNT2

Pin
43   -> - - | - - | <-- CLK
LC25 -> * * | * - | <-- FULL


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                         d:\vhdl\work4 dvf\dvf.rpt
dvf

** LOGIC CELL INTERCONNECTIONS **

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -