⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fre_test.fit.smsg

📁 等精度数字频率计 的一个工程---包括vhdl源程序和编译后产生的相关文件
💻 SMSG
字号:
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 7.0 Build 33 02/05/2007 SJ Full Version
    Info: Processing started: Fri May 09 10:56:25 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off fre_test -c fre_test
Info: Automatically selected device EP1C3T100C6 for design fre_test
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: The Fitter has identified 1 logical partitions of which 0 have a previous placement to use
    Info: Previous placement does not exist for 152 of 152 atoms in partition Top
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
Info: Fitter converted 2 user pins into dedicated programming pins
    Info: Pin ~nCSO~ is reserved at location 6
    Info: Pin ~ASDO~ is reserved at location 17
Warning: No exact pin location assignment(s) for 16 pins of 16 total pins
    Info: Pin START not assigned to an exact location on the device
    Info: Pin DATA[7] not assigned to an exact location on the device
    Info: Pin DATA[6] not assigned to an exact location on the device
    Info: Pin DATA[5] not assigned to an exact location on the device
    Info: Pin DATA[4] not assigned to an exact location on the device
    Info: Pin DATA[3] not assigned to an exact location on the device
    Info: Pin DATA[2] not assigned to an exact location on the device
    Info: Pin DATA[1] not assigned to an exact location on the device
    Info: Pin DATA[0] not assigned to an exact location on the device
    Info: Pin BCLK not assigned to an exact location on the device
    Info: Pin SEL[0] not assigned to an exact location on the device
    Info: Pin SEL[1] not assigned to an exact location on the device
    Info: Pin SEL[2] not assigned to an exact location on the device
    Info: Pin CL not assigned to an exact location on the device
    Info: Pin TCLK not assigned to an exact location on the device
    Info: Pin CLR not assigned to an exact location on the device
Info: Fitter is using the Classic Timing Analyzer
Info: Timing requirements not specified -- quality metrics such as performance and power consumption may be sacrificed to reduce compilation time.
Info: Completed User Assigned Global Signals Promotion Operation
Info: DQS I/O pins require 0 global routing resources
Info: Automatically promoted signal "TCLK" to use Global clock in PIN 10
Info: Automatically promoted some destinations of signal "inst" to use Global clock
    Info: Destination "bzq:inst1|bzq[0]~13" may be non-global or may not use global clock
    Info: Destination "START" may be non-global or may not use global clock
Info: Automatically promoted some destinations of signal "CLR" to use Global clock in PIN 66
    Info: Destination "bzq:inst1|bzq[0]~13" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[23]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[15]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[7]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[31]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[22]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[14]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[6]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[30]" may be non-global or may not use global clock
    Info: Destination "bzq:inst1|bzq[21]" may be non-global or may not use global clock
    Info: Limited to 10 non-global destinations
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Finished moving registers into I/O cells, LUTs, and RAM blocks
Info: Finished register packing: elapsed time is 00:00:00
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
    Info: Number of I/O pins in group: 14 (unused VREF, 3.30 VCCIO, 5 input, 9 output, 0 bidirectional)
        Info: I/O standards used: 3.3-V LVTTL.
Info: I/O bank details before I/O pin placement
    Info: Statistics of I/O banks
        Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 3 total pin(s) used --  11 pins available
        Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  17 pins available
        Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used --  16 pins available
        Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  17 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to register delay of 3.424 ns
    Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X15_Y7; Fanout = 4; REG Node = 'bzq:inst1|bzq[6]'
    Info: 2: + IC(0.830 ns) + CELL(0.443 ns) = 1.273 ns; Loc. = LAB_X16_Y6; Fanout = 2; COMB Node = 'bzq:inst1|Add0~511COUT1'
    Info: 3: + IC(0.000 ns) + CELL(0.062 ns) = 1.335 ns; Loc. = LAB_X16_Y6; Fanout = 2; COMB Node = 'bzq:inst1|Add0~503COUT1'
    Info: 4: + IC(0.000 ns) + CELL(0.062 ns) = 1.397 ns; Loc. = LAB_X16_Y6; Fanout = 2; COMB Node = 'bzq:inst1|Add0~557COUT1'
    Info: 5: + IC(0.000 ns) + CELL(0.062 ns) = 1.459 ns; Loc. = LAB_X16_Y6; Fanout = 2; COMB Node = 'bzq:inst1|Add0~549COUT1'
    Info: 6: + IC(0.000 ns) + CELL(0.199 ns) = 1.658 ns; Loc. = LAB_X16_Y6; Fanout = 6; COMB Node = 'bzq:inst1|Add0~541'
    Info: 7: + IC(0.000 ns) + CELL(0.105 ns) = 1.763 ns; Loc. = LAB_X16_Y6; Fanout = 6; COMB Node = 'bzq:inst1|Add0~501'
    Info: 8: + IC(0.000 ns) + CELL(0.105 ns) = 1.868 ns; Loc. = LAB_X16_Y5; Fanout = 6; COMB Node = 'bzq:inst1|Add0~523'
    Info: 9: + IC(0.000 ns) + CELL(0.523 ns) = 2.391 ns; Loc. = LAB_X16_Y5; Fanout = 1; COMB Node = 'bzq:inst1|Add0~552'
    Info: 10: + IC(0.579 ns) + CELL(0.454 ns) = 3.424 ns; Loc. = LAB_X17_Y6; Fanout = 3; REG Node = 'bzq:inst1|bzq[25]'
    Info: Total cell delay = 2.015 ns ( 58.85 % )
    Info: Total interconnect delay = 1.409 ns ( 41.15 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 1%
    Info: The peak interconnect region extends from location X14_Y0 to location X27_Y14
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
    Info: Optimizations that may affect the design's routability were skipped
    Info: Optimizations that may affect the design's timing were skipped
Info: Completed Fixed Delay Chain Operation
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Info: Completed Auto Delay Chain Operation
Warning: The Reserve All Unused Pins setting has not been specified, and will default to 'As output driving ground'.
Info: Quartus II Fitter was successful. 0 errors, 2 warnings
    Info: Allocated 162 megabytes of memory during processing
    Info: Processing ended: Fri May 09 10:56:29 2008
    Info: Elapsed time: 00:00:04

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -